## SCB13H1G800EF 1Gbit DDR3(L) SDRAM EU RoHS Compliant Products ## Data Sheet Rev. A | Revision History | | | | | | | | |------------------|-------------------------------------------------------|-----------------|--|--|--|--|--| | Date | Revision Subjects (major changes since last revision) | | | | | | | | 2024-05 | Α | Initial Version | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: <a href="mailto:info@unisemicon.com">info@unisemicon.com</a> ## Contents | Cor | ntents. | | 3 | |------|---------|------------------------------------------------------------------|----| | 1 | Ove | rview | 4 | | | 1.1 | Features | 4 | | | 1.2 | Product List | 5 | | | 1.3 | Input / Output Signal Functional Description | 6 | | | 1.4 | Ball Configuration | 8 | | | 1.5 | DDR3 SDRAM Addressing | 9 | | 2 | Fund | ctional Description | 10 | | | 2.1 | Command Truth Table | 10 | | | 2.2 | Power-up Initialization Sequence | 13 | | | 2.3 | Mode Register 0 (MR0) | 14 | | | 2.4 | Mode Register 1 (MR1) | 16 | | | 2.5 | Mode Register 2 (MR2) | 18 | | | 2.6 | Mode Register 3 (MR3) | 19 | | | 2.7 | Burst Order | 20 | | | 2.8 | Refresh command | 21 | | 3 | Ope | rating Conditions and Interface Specification | 22 | | | 3.1 | Absolute Maximum Ratings | 22 | | | 3.2 | Operating Conditions | 22 | | | 3.3 | Interface Test Conditions | 23 | | | 3.4 | Voltage Levels | 24 | | | 3.5 | Output Slew Rates | 30 | | | 3.6 | ODT DC Impedance and Mid-Level Characteristics | 30 | | | 3.7 | ODT DC Impedance Sensitivity on Temperature and Voltage Drifts | 31 | | | 3.8 | Interface Capacitance | 32 | | | 3.9 | Overshoot and Undershoot Specification | 33 | | 4 | Elec | trical Specifications | 35 | | 5 | Elec | trical Characteristics and Recommended A.C. Operating Conditions | 39 | | 6 | Pack | kage Outlines | 44 | | 7 | Prod | duct Type Nomenclature | 46 | | List | of Fig | jures | 47 | | Lict | of Tak | plac | 10 | ## 1 Overview #### 1.1 Features The 1Gbit DDR3(L) SDRAM offers the following key features: - JEDEC Standard Compliant - Power supplies: V<sub>DD</sub> & V<sub>DDQ</sub>=+1.35V (1.283V ~ 1.45V) - Backward compatible to V<sub>DD</sub> & V<sub>DDQ</sub>=+1.5V ±0.075V - Operating temperature range: (T<sub>CASE</sub>) - Commercial (0 °C to 95 °C) - Industrial, I (-40 °C to 95 °C) - Supports JEDEC clock jitter specification - Fully synchronous operation - Fast clock rate: 933/1066MHz - Differential Clock, CK & CK# - Bidirectional differential data strobe - DQS & DQS# - 8 internal banks for concurrent operation - 8n-bit prefetch architecture - Pipelined internal architecture - Precharge & active power down - Programmable Mode & Extended Mode registers - Additive Latency (AL): 0, CL-1, CL-2 - Programmable Burst lengths: 4, 8 - Burst type: Sequential / Interleave - Output Driver Impedance Control - Auto Refresh and Self Refresh - Average refresh period - 8192 cycles/64ms (7.8us at $0^{\circ}$ C $\leq$ T<sub>C</sub> $\leq$ +85 $^{\circ}$ C) - 8192 cycles/32ms (3.9us at +85°C $\leq$ T<sub>C</sub> $\leq$ +95°C) - 8192 cycles/16ms (1.95us at +95°C $\leq$ T<sub>C</sub>) - Write Leveling - ZQ Calibration - Dynamic ODT (Rtt\_Nom & Rtt\_WR) - RoHS compliant - 78-ball 7.5 x 10.6 x 1.2mm FBGA package - Pb and Halogen Free ## 1.2 Product List Table 1 shows all possible products within the 1Gbit DDR3(L) SDRAM component generation. Table 1 - Ordering Information for 1Gbit DDR3(L) Component | UniIC Part Number | Max. Clock frequency | CAS-RCD-RP latencies | Speed Sort<br>Name | Package | | | | |-----------------------------------------------|----------------------|----------------------|--------------------|------------|--|--|--| | 1Gbit DDR3(L) SDRAM Com | ponents in ×8 C | rganization | | | | | | | Commercial Temperature Ra | ange (0 °C~ +95 | °C) | | | | | | | SCB13H1G800EF-11M | 933 MHz | 13-13-13 | DDR3L-1866M | PG-FBGA-78 | | | | | SCB13H1G800EF-09N | 1066 MHz | 14-14-14 | DDR3L-2133N | PG-FBGA-78 | | | | | Industrial Temperature Range (-40 °C~ +95 °C) | | | | | | | | | SCB13H1G800EF-11MI | 933 MHz | 13-13-13 | DDR3L-1866M | PG-FBGA-78 | | | | | SCB13H1G800EF-09NI | 14-14-14 | DDR3L-2133N | PG-FBGA-78 | | | | | ## 1.3 Input / Output Signal Functional Description Table 2 - Input / Output Signal Functional Description | Symbol | Туре | Description | |---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, CK# | Input | <b>Differential Clock:</b> CK and CK# are driven by the system clock. All SDRAM input signals are sampled on the crossing of positive edge of CK and negative edge of CK#. Output (Read) data is referenced to the crossings of CK and CK# (both directions of crossing). | | CKE | Input | Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CK signal. If CKE goes LOW synchronously with clock, the internal clock is suspended from the next clock cycle and the state of output and burst address is frozen as long as the CKE remains LOW. When all banks are in the idle state, deactivating the clock controls the entry to the Power Down and Self Refresh modes. | | BA0-BA2 | Input | <b>Bank Address:</b> BA0-BA2 define to which bank the BankActivate, Read, Write, or Bank Precharge command is being applied. | | A0-A13 | Input | Address Inputs: A0-A13 is sampled during row address (A0-A13) for Active commands and the column address (A0-A9) for Read/Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12/BC# have additional functions). The address inputs also provide the op-code during Mode Register Set commands. | | A10/AP | Input | Auto-Precharge: A10 is sampled during Read/Write commands to determine whether Autoprecharge should be performed to the accessed bank after the Read/Write operation. (HIGH: Autoprecharge; LOW: no Autoprecharge). A10 is sampled during a Precharge command to determine whether the Precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). | | A12/BC# | Input | <b>Burst Chop:</b> A12/BC# is sampled during Read and Write commands to determine if burst chop (on the fly) will be performed. (HIGH - no burst chop; LOW - burst chopped). | | CS# | Input | Chip Select: CS# enables (sampled LOW) and disables (sampled HIGH) the command decoder. All commands are masked when CS# is sampled HIGH. It is considered part of the command code. | | RAS# | Input | Row Address Strobe: The RAS# signal defines the operation commands in conjunction with the CAS# and WE# signals and is latched at the crossing of positive edges of CK and negative edge of CK#. When RAS# and CS# are asserted "LOW" and CAS# is asserted "HIGH" either the BankActivate command or the Precharge command is selected by the WE# signal. When the WE# is asserted "HIGH" the BankActivate command is selected and the bank designated by BA is turned on to the active state. When the WE# is asserted "LOW" the Precharge command is selected and the bank designated by BA is switched to the idle state after the precharge operation. | | CAS# | Input | Column Address Strobe: The CAS# signal defines the operation commands in conjunction with the RAS# and WE# signals and is latched at the crossing of positive edges of CK and negative edge of CK#. When RAS# is held "HIGH" and CS# is asserted "LOW" the column access is started by asserting CAS# "LOW". Then, the Read or Write command is selected by asserting WE# "HIGH" or "LOW". | | WE# | Input | Write Enable: The WE# signal defines the operation commands in conjunction with the RAS# and CAS# signals and is latched at the crossing of positive edges of CK and negative edge of CK#. The WE# input is used to select the BankActivate or Precharge command and Read or Write command. | | Symbol | Туре | Description | |--------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQS, DQS# | Input /<br>Output | <b>Bidirectional Data Strobe:</b> Specifies timing for Input and Output data. Read Data Strobe is edge triggered. Write Data Strobe provides a setup and hold time for data and DQS. The data strobes DQS are paired with DQS# to provide differential pair signaling to the system during both reads and writes. | | DM | Input | Data Input Mask: Input data is masked when DM is sampled HIGH during a write cycle. | | DQ0-DQ7 | Input /<br>Output | <b>Data I/O:</b> The DQ0-DQ7 input and output data are synchronized with positive and negative edges of DQS and DQS#. The I/Os are byte-maskable during Writes. | | ODT | Input | On Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR3L SDRAM. When enabled, ODT is applied to each DQ, DQS, DQS#. The ODT pin will be ignored if Mode-registers, MR1and MR2, are programmed to disable RTT. | | RESET# | Input | Active Low Asynchronous Reset: Reset is active when RESET# is LOW, and inactive when RESET# is HIGH. RESET# must be HIGH during normal operation. RESET# is a CMOS rail to rail signal with DC high and low at 80% and 20% of VDD. | | V <sub>DD</sub> | Supply | Power Supply: +1.35V -0.067V/+0.1V. compatible to 1.5+/- 0.075V operation | | Vss | Supply | Ground | | V <sub>DDQ</sub> | Supply | <b>DQ Power:</b> +1.35V -0.067V/+0.1V. compatible to 1.5+/- 0.075V operation | | Vssq | Supply | DQ Ground | | VREFCA | Supply | Reference voltage for CA | | V <sub>REFDQ</sub> | Supply | Reference voltage for DQ | | ZQ | Supply | Reference pin for ZQ calibration. | | NC | - | No Connect: These pins should be left unconnected. | ## 1.4 Ball Configuration Figure 1- Ball out for 128Mb x8 Components (FBGA-78) ## 1.5 DDR3 SDRAM Addressing Table 3 - 1Gbit DDR3 SDRAM Addressing | | • | | |-----------------------------|-------------------|------| | Configuration | $128 Mb \times 8$ | Note | | Number of Banks | 8 | | | Bank Address | BA[2:0] | | | Row Address | A[13:0] | | | Column Address | A[9:0] | | | Page Size | 1KB | 1) | | Auto-Precharge | A10 AP | | | Burst length on-the-fly bit | A12 BC# | | <sup>1)</sup> Page size is the number of bytes of data delivered from the array to the internal sense amplifiers when an ACTIVE command is registered. Page size is per memory bank and calculated as follows: Page Size = 2<sup>COLBITS</sup> × ORG/8, where COLBITS is the number of column address bits and ORG is the number of DQ bits for a given SDRAM configuration. ## 2 Functional Description ### 2.1 Command Truth Table The truth table list the input signal values at a given clock edge which represent a command or state transition expected to be executed by the DDR3(L) SDRAM. **Table 4** lists all valid commands to the DDR3(L) SDRAM. For a detailed description of the various power mode entries and exits please refer to **Table 5**. In addition, the DM functionality is described in **Table 6**. **Table 4 - Command Truth Table** | | | Cł | | | | | BA0 | A13 | A12 | A10 | Α0 | | | |----------------------------------------------|--------------|-------------------|------------------|--------|---------|---------|--------|----------|--------|--------|--------|----------|---------------| | Function | Abbreviation | Previous<br>Cycle | Current<br>Cycle | CS | RAS | CAS | WE | -<br>BA2 | | /BC | / AP | - A9,A11 | Notes | | Mode Register Set | MRS | Н | Н | L | L | L | L | ВА | | OF | Code | | | | Refresh | REF | Н | Н | L | L | L | Н | V | V | V | V | V | | | Self Refresh Entry | SRE | Н | L | L | L | L | Н | V | V | ٧ | V | V | 7)9)12) | | Self Refresh Exit | SRX | L | Н | H | X | X | X | X | X | X<br>V | X | X<br>V | 7)8)9)1<br>2) | | Single Bank Precharge | PRE | Н | Н | L | L | Н | L | BA | V | V | L | V | 2) | | Precharge all Banks | PREA | Н | Н | L | L | Н | L | V | V | V | Н | V | | | Bank Activate | ACT | Н | Н | L | L | Н | Н | ВА | R | ow Ad | dress | (RA) | | | Write (Fixed BL8 or BL4) | WR | Н | Н | L | Н | L | L | ВА | RFU | V | L | CA | | | Write (BL4, on the Fly) | WRS4 | Н | Н | L | Н | L | L | ВА | RFU | L | L | CA | | | Write (BL8, on the Fly) | WRS8 | Н | Н | L | Н | L | L | ВА | RFU | Н | L | CA | | | Write with Auto Precharge (Fixed BL8 or BL4) | WRA | Н | Н | L | Н | L | L | ВА | RFU | V | Н | CA | | | Write with Auto Precharge (BL4, on the Fly) | WRAS4 | Н | Н | L | Н | L | L | ВА | RFU | L | Н | CA | | | Write with Auto Precharge (BL8, on the Fly) | WRAS8 | Н | Н | L | Н | L | L | ВА | RFU | Н | Н | CA | | | Read (Fixed BL8 or BL4) | RD | Н | Η | L | Н | L | Н | BA | RFU | V | L | CA | | | Read (BL4, on the Fly) | RDS4 | Н | Н | L | Н | L | Н | ВА | RFU | L | L | CA | | | Read (BL8, on the Fly) | RDS8 | Н | Н | L | Н | L | Н | ВА | RFU | Н | L | CA | | | Read with Auto Precharge (Fixed BL8 or BL4) | RDA | Н | Н | L | Н | L | Н | ВА | RFU | V | Н | CA | | | Read with Auto Precharge (BL4, on the Fly) | RDAS4 | Н | Η | L | Н | L | Н | ВА | RFU | L | Н | CA | | | Read with Auto Precharge (BL8, on the Fly) | RDAS8 | Н | Н | L | Н | L | Н | ВА | RFU | Н | Н | CA | | | No Operation | NOP | Н | Η | L | Н | Н | Н | V | V | V | V | V | 10) | | Device Deselected | DES | Н | Н | Н | Χ | Χ | Χ | Х | Х | Χ | Х | Х | 11) | | ZQ calibration Long | ZQCL | Н | Н | L | Н | Н | L | Х | Χ | Χ | Н | Х | | | ZQ calibration Short | ZQCS | Н | Н | L | Н | Н | L | Х | Х | Χ | L | Х | | | Power Down Entry | PDE | Н | L | L<br>H | H<br>X | H<br>X | H<br>X | V<br>X | V<br>X | V<br>X | V<br>X | V<br>X | 6)12) | | | | | | L | _^<br>Н | _^<br>Н | ^<br>H | V | V | V | V | V | | | Power Down Exit | PDX | L | Н | Н | Х | Х | Х | Х | X | X | Х | X | 6)12) | Notes 1) - 4) apply to the entire Command Truth Table. Note 5) apply to all Read/Write command. - 1) All DDR3(L) SDRAM commands are defined by states of CS#, RAS#, CAS#, WE# and CKE at the rising edge of the clock. The MSB of BA, RA, and CA are device density and configuration dependant. - 2) RESET# is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function. - 3) Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register. - 4) "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level". - 5) Burst reads or writes cannot be terminated or interrupted and Fixed/on the fly BL will be defined by MRS. - 6) The Power Down Mode does not perform any refresh operations. - 7) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 8) Self refresh exit is asynchronous. - 9) VREF(Both VREFDQ and VREFCA) must be maintained during Self Refresh operation. VrefDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self Refresh operation, provided that VrefDQ is valid and stable prior to CKE going back High and that first Write operation or first Write Leveling Activity may not occur earlier than 512 nCK after exit from Self Refresh. - 10) The No Operation command (NOP) should be used in cases when the DDR3(L) SDRAM is in an idle or a wait state. The purpose of the No Operation command (NOP) is to prevent the DDR3(L) SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle. - The Deselect command performs the same function as a No Operation command. - 12) Refer to the CKE Truth Table for more detail with CKE transition. Table 5 - Clock Enable (CKE) Truth Table for Synchronous Transitions | Current State 1) | CKE(N-1) <sup>2)</sup> | CKE(N) <sup>2)</sup> | Command (N) <sup>3)</sup> | Action (N) <sup>3)</sup> | Note <sup>4)-7)</sup> | | | |------------------|-----------------------------------------------------------------------------------------|----------------------|---------------------------|----------------------------|-----------------------|--|--| | | Previous<br>Cycle | Current<br>Cycle | RAS#, CAS#, WE#,<br>CS# | | | | | | Power Down | L | L | Х | Maintain Power Down | 8)9) | | | | | L | Н | DES or NOP | Power Down Exit | 8)10) | | | | Self Refresh | L | L | Х | Maintain Self Refresh | 9)11) | | | | | L | Н | DES or NOP | Self Refresh Exit | 11)12)13) | | | | Bank(s) Active | Н | L | DES or NOP | Active Power Down Entry | 8)10)14) | | | | Reading | Н | L | DES or NOP | Power Down Entry | 8)10)14)15) | | | | Writing | Н | L | DES or NOP | Power Down Entry | 8)10)14)15) | | | | Precharging | Н | L | DES or NOP | Power Down Entry | 8)10)14)15) | | | | Refreshing | Н | L | DES or NOP | Precharge Power Down Entry | 10) | | | | All Banks Idle | Н | L | DES or NOP | Precharge Power Down Entry | 8)10)14)16) | | | | | Н | L | REF | Self Refresh Entry | 14)16)17) | | | | Any other state | Any other state Refer to "Command Truth Table" for more detail with all command signals | | | | | | | - 1) Current state is defined as the state of the DDR3(L) SDRAM immediately prior to clock edge N. - 2) CKE(N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 3) COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N),ODT is not included here. - 4) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 6) CKE must be registered with the same value on t<sub>CKE(MIN)</sub> consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the t<sub>CKE(MIN)</sub> clocks of registeration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of t<sub>IS</sub> + t<sub>CKE(MIN)</sub> + t<sub>IH</sub>. - 7) DES and NOP are defined in "Command Truth Table". - 8) The Power Down does not perform any refresh operations - 9) X means Don't care (including floating around $V_{REFCA}$ ) in Self Refresh and Power Down. It also applies to address pins. - 10) Valid commands for Power Down Entry and Exit are NOP and DES only - 11) $V_{\rm REF}$ (both $V_{\rm REFCA}$ and $V_{\rm REFDQ}$ ) must be maintained during Self Refresh operation. VrefDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self Refresh operation, provided that VrefDQ is valid and stable prior to CKE going back High and that first Write operation or first Write Leveling Activity may not occur earlier than 512 nCK after exit from Self Refresh. - 12) On Self Refresh Exit DES or NOP commands must be issued on every clock edge occurring during the $t_{XS}$ period. Read, or ODT commands may be issued only after $t_{XSDLL}$ is satisfied. - 13) Valid commands for Self Refresh Exit are NOP and DES only. - 14) Self Refresh can not be entered while Read or Write operations are in progress. - 15) If all banks are closed at the conclusion of a read, write or precharge command then Precharge Power-down is entered, otherwise Active Power-down is entered. - 16) 'Idle state' is defined as all banks are closed ( $t_{RP}$ , $t_{DAL}$ , etc. satisfied), no data bursts are in progress, CKE is High, and all timings from previous operations are satisfied ( $t_{MRD}$ , $t_{MOD}$ , $t_{RFC}$ , $t_{ZQ.INIT}$ , $t_{ZQ.OPER}$ , $t_{ZQCS}$ , etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied ( $t_{XS}$ , $t_{XP}$ , $t_{XPDLL}$ , etc.). - 17) Self Refresh mode can only be entered from the All Banks Idle state. - 18) Must be a legal command as defined in "Command Truth Table" #### Table 6 - Data Mask (DM) Truth Table | Name (Function) | DM | DQs | |-----------------|----|-------| | Write Enable | L | Valid | | Write Inhibit | Н | X | ### 2.2 Power-up Initialization Sequence The following sequence is required for POWER UP and Initialization. - 1. Apply power (RESET# is recommended to be maintained below 0.2 x VDD; all other inputs may be undefined). RESET# needs to be maintained for minimum 200 us with stable power. CKE is pulled "Low" anytime before RESET# being de-asserted (min. time 10 ns). The power voltage ramp time between 300 mv to VDDmin must be no greater than 200 ms; and during the ramp, VDD > VDDQ and (VDD VDDQ) < 0.3 volts.</p> - VDD and VDDQ are driven from a single power converter output, AND - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.95 V max once power ramp is finished, AND - Vref tracks VDDQ/2. #### OR - Apply VDD without any slope reversal before or at the same time as VDDQ. - Apply VDDQ without any slope reversal before or at the same time as VTT & Vref. - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. - 2. After RESET# is de-asserted, wait for another 500 us until CKE becomes active. During this time, the DRAM will start internal state initialization; this will be done independently of external clocks. - 3. Clocks (CK, CK#) need to be started and stabilized for at least 10 ns or 5 tCK (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding set up time to clock (tIS) must be met. Also, a NOP or Deselect command must be registered (with tIS set up time to clock) before CKE goes active. Once the CKE is registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequence is finished, including expiration of tDLLK and tZQinit. - 4. The DDR3(L) SDRAM keeps its on-die termination in high-impedance state as long as RESET# is asserted. Further, the SDRAM keeps its on-die termination in high impedance state after RESET# deassertion until CKE is registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQinit. - 5. After CKE is being registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS command to load mode register. (tXPR=max (tXS; 5 x tCK) - 6. Issue MRS Command to load MR2 with all application settings. (To issue MRS command for MR2, provide "Low" to BA0 and BA2, "High" to BA1.) - 7. Issue MRS Command to load MR3 with all application settings. (To issue MRS command for MR3, provide "Low" to BA2, "High" to BA0 and BA1.) - 8. Issue MRS Command to load MR1 with all application settings and DLL enabled. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to BA1 BA2). - 9. Issue MRS Command to load MR0 with all application settings and "DLL reset". (To issue DLL reset command, provide "High" to A8 and "Low" to BA0-2). - 10. Issue ZQCL command to starting ZQ calibration. - 11. Wait for both tDLLK and tZQinit completed. - 12. The DDR3(L) SDRAM is now ready for normal operation. ## 2.3 Mode Register 0 (MR0) The mode register MR0 stores the data for controlling various operating modes of DDR3 SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR (write recovery time for auto-precharge) and DLL control for precharge Power-Down, which includes various vendor specific options to make DDR3 SDRAM useful for various applications. The mode register is written by asserting Low on CS#, RAS#, CAS#, WE#, BA0, BA1, and BA2, while controlling the states of address pins according to **Table 7**. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | |-----|-----|-----|-----|-----|-----|-----|----|-----|----|----|----|----|-----|----|----|----| | 0 | 0 | 0 | 01) | PPD | | WR | | DLL | TM | | CL | | RBT | CL | В | L | Table 7 - MR0 Mode register Definition (BA[2:0]=000<sub>B</sub>) | Field | Bits <sup>1)</sup> | Description | |-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BL | A[1:0] | <ul> <li>Burst Length (BL) and Control Method</li> <li>Number of sequential bits per DQ related to one Read/Write command.</li> <li>00<sub>B</sub> BL8MRS mode with fixed burst length of 8. A12 BC# at Read or Write command time is Don't care at read or write command time.(default)</li> <li>01<sub>B</sub> BLOTF on-the-fly (OTF) enabled using A12 BC# at Read or Write command time. When A12 BC# is High during Read or Write command time a burst length of 8 is selected (BL8OTF mode). When A12 BC# is Low, a burst chop of 4 is selected (BC4OTF mode). Auto-Precharge can be enabled or disabled.</li> <li>10<sub>B</sub> BC4MRS mode with fixed burst chop of 4 with t<sub>CCD</sub> = 4 × n<sub>CK</sub>. A12 BC# is Don't care at Read or Write command time.</li> <li>11<sub>B</sub> BL8MRS</li> </ul> | | RBT | A3 | Read Burst Type 0 <sub>B</sub> Nibble Sequential(default) 1 <sub>B</sub> Interleaved | | CL | A[6:4,2] | CAS Latency (CL) CAS Latency is the delay, in clock cycles, between the internal Read command and the availability of the first bit of output data. 0010 <sub>B</sub> CL = 5 0100 <sub>B</sub> CL = 6 0110 <sub>B</sub> CL = 7 1000 <sub>B</sub> CL = 8 1010 <sub>B</sub> CL = 9(default) 1100 <sub>B</sub> CL = 10 1110 <sub>B</sub> CL = 11 0001 <sub>B</sub> CL = 12 0011 <sub>B</sub> CL = 12 0011 <sub>B</sub> CL = 13 0101 <sub>B</sub> CL = 14 0111 <sub>B</sub> CL = 15 1001 <sub>B</sub> CL = 16 Note: The CL is 9 for all other bit combinations | | Field | Bits <sup>1)</sup> | Description | |--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ТМ | A7 | Test Mode The normal operating mode is selected by MR0(bit A7 = 0) and all other bits set to the desired values shown in this table. Programming bit A7 to a 1 places the DDR3 SDRAM into a test mode that is only used by the SDRAM manufacturer and should NOT be used. No operations or functionality is guaranteed if A7 = 1. $0_B$ Normal Mode $1_B$ Vendor specific test mode | | DLLres | A8 | The internal DLL Reset bit is self-clearing, meaning it returns back to the value of 0 after the DLL reset function has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time the DLL reset function is used, $t_{\rm DLLK}$ must be met before any functions that require the DLL can be used (i.e. Read commands or synchronous ODT operations). $0_{\rm B}$ No DLL Reset $1_{\rm B}$ DLL Reset triggered | | WR | A[11:9] | Write Recovery for Auto-Precharge Number of clock cycles for write recovery during Auto-Precharge. WR <sub>MIN</sub> in clock cycles is calculated by dividing $t_{WR(MIN)}$ (in ns) by the actual $t_{CK(AVG)}$ (in ns) and rounding up to the next integer: WR <sub>MIN</sub> [ $n_{CK}$ ] = Roundup( $t_{WR(MIN)}$ [ns] / $t_{CK,AVG}$ [ns]). The WR value in the mode register must be programmed to be equal or larger than WR <sub>MIN</sub> . $000_B$ WR=16 $001_B$ WR=5 $010_B$ WR=6 $011_B$ WR=7 $100_B$ WR=8 $101_B$ WR=10 $110_B$ WR=12 $111_B$ WR=14 | | PPD | A12 | Precharge Power-Down DLL Control Active Power-Down will always be with DLL-on. Bit A12 will have no effect in this case. For Precharge Power-Down, bit A12 in MR0 is used to select the DLL usage as shown below. O <sub>B</sub> Slow Exit. DLL is frozen during precharge Power-down.Read and synchronous ODT commands are only allowed after t <sub>XPDLL</sub> . 1 <sub>B</sub> Fast Exit. DLL remains on during precharge Power-down.Any command can be applied after t <sub>XP</sub> , provided that other timing parameters are satisfied. | <sup>1)</sup> A13 - even if not available on a specific device - must be programmed to $0_{\mbox{\footnotesize{B}}}$ ## 2.4 Mode Register 1 (MR1) The Mode Register MR1 stores the data for enabling or disabling the DLL, output driver strength, $R_{TL}$ Nom impedance, additive latency (AL), Write leveling enable and Qoff (output disable). The Mode Register MR1 is written by asserting Low on CS#, RAS#, CAS#, WE#, High on BA0 and Low on BA1and BA2, while controlling the states of address pins according to **Table 8**. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |-----|-----|-----|-----|------|-----|-----|-------------|-----|-------|-------------|-----|----|----|-------------|-----|-----| | 0 | 0 | 1 | 01) | Qoff | 01) | 01) | RTT_<br>nom | 01) | Level | RTT_<br>nom | DIC | А | L | RTT_<br>nom | DIC | DLL | Table 8 - MR1 Mode Register Definition (BA[2:0]=001<sub>B</sub>) | Field | Bits <sup>1)</sup> | Description | |---------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DLLdis | AO | <b>DLL Disable</b> The DLL must be enabled for normal operation. DLL enable is required during power up initialization, after reset and upon returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with MR1(A0 = 0), the DLL is automatically disabled when entering Self-Refresh operation and is automatically re-enabled and reset upon exit of Self-Refresh operation. Any time the DLL is enabled, a DLL reset must be issued afterwards. Any time the DLL is reset, $t_{\rm DLLK}$ clock cycles must occur before a Read or synchronous ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the $t_{\rm DQSCK}$ , $t_{\rm AON}$ , $t_{\rm AOF}$ or $t_{\rm ADC}$ parameters. During $t_{\rm DLLK}$ , CKE must continuously be registered high. DDR3 SDRAM does not require DLL for any Write operation, except when RTT_WR is enabled and the DLL is required for proper ODT operation. $0_{\rm B}$ DLL is enabled $1_{\rm B}$ DLL is disabled | | DIC | A[5, 1] | Output Driver Impedance Control $00_B$ : Ron = $40~\Omega$ = RZQ/6 $01_B$ : Ron = $34~\Omega$ =RQZ/7 (nominal $34.3~\Omega$ , with nominal RZQ = $240~\Omega$ ) $10_B$ : Ron = $48~\Omega$ = RZQ/5 $11_B$ : Ron = $60~\Omega$ = RZQ/4 | | $R_{TT\_NOM}$ | A[9, 6, 2] | Notes 1. If $R_{TT\_NOM}$ is used during Writes, only the values $R_{ZQ}/2$ , $R_{ZQ}/4$ and $R_{ZQ}/6$ are allowed. 2. In Write leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 1, all $R_{TT\_NOM}$ settings are allowed; in Write Leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 0, only $R_{TT\_NOM}$ settings of $R_{ZQ}/2$ , $R_{ZQ}/4$ and $R_{ZQ}/6$ are allowed. 3. All other bit combinations are reserved. 000 $_{\rm B}$ ODT disabled, $R_{TT\_NOM}$ = off 001 $_{\rm B}$ RTT60 = RZQ / 4 (nominal 60 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 010 $_{\rm B}$ RTT120 = RZQ / 2 (nominal 120 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 100 $_{\rm B}$ RTT20 = RZQ / 12 (nominal 20 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 101 $_{\rm B}$ RTT30 = RZQ / 8 (nominal 30 $\Omega$ with nominal RZQ = 240 $\Omega$ ) Note: The RTT is 30 = RZQ/8 for all other bit combinations | | Field | Bits <sup>1)</sup> | Description | |----------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AL | A[4, 3] | Additive Latency (AL) Any read or write command is held for the time of Additive Latency (AL) before it is issued as internal read or write command. | | | | Notes | | | | 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 00 <sub>B</sub> AL = 0 (AL disabled) 01 <sub>B</sub> AL = CL - 1 10 <sub>B</sub> AL = CL - 2 11 <sub>B</sub> AL = 0 | | Write | A7 | Write Leveling Mode | | Leveling | | 0 <sub>B</sub> Write Leveling Mode Disabled, Normal operation mode | | enable | | 1 <sub>B</sub> Write Leveling Mode Enabled | | Qoff | A12 | Output Disable Under normal operation, the SDRAM outputs are enabled during read operation and write leveling for driving data (Qoff bit in the MR1 is set to $0_B$ ). When the Qoff bit is set to $1_B$ , the SDRAM outputs (DQ, DQS, DQS#) will be disabled - also during write leveling. Disabling the SDRAM outputs allows users to run write leveling on multiple ranks and to measure $I_{DD}$ currents during Read operations, without including the output. $0_B$ Output buffer enabled $1_B$ Output buffer disabled | <sup>1)</sup> A8, A10-A11, A13 $\,$ must be programmed to 0 $_{\mbox{\footnotesize B}}$ during MRS. . ## 2.5 Mode Register 2 (MR2) The Mode Register MR2 stores the data for controlling refresh related features, $R_{TT\_WR}$ impedance, and CAS write latency. The Mode Register MR2 is written by asserting Low on CS#, RAS#, CAS#, WE#, High on BA1 and Low on BA0 and BA2, while controlling the states of address signals according to **Table 9**. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|-----|-----|------|----|-----|-----|-----|----|-----|----|----|------|----| | 0 | 1 | 0 | 01) | 01) | 01) | Rtt_ | WR | 01) | SRT | ASR | | CWL | | | PASR | | Table 9 - MR2 Mode Register Definition (BA[2:0]=010<sub>B</sub>) | Field | Bits <sup>1)</sup> | Description | |--------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PASR | A[2:0] | Partial Array Self Refresh (PASR) If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified self refresh location may get lost if self refresh is entered. During non-self-refresh operation, data integrity will be maintained if t <sub>REFI</sub> conditions are met. 000 <sub>B</sub> Full array (Banks 000 <sub>B</sub> - 111 <sub>B</sub> ) 001 <sub>B</sub> Half Array(Banks 000 <sub>B</sub> - 011 <sub>B</sub> ) 010 <sub>B</sub> Quarter Array(Banks 000 <sub>B</sub> - 001 <sub>B</sub> ) 111 <sub>B</sub> 1/8th array (Banks 010 <sub>B</sub> - 111 <sub>B</sub> ) 110 <sub>B</sub> Quarter array(Banks 110 <sub>B</sub> - 111 <sub>B</sub> ) 111 <sub>B</sub> 1/8th array(Banks 111 <sub>B</sub> ) | | CWL | A[5:3] | CAS Write Latency (CWL) Number of clock cycles from internal write command to first write data in. $000_{\rm B} 5 \ (t_{\rm CK,AVG} \ge 2.5 \rm ns)$ $001_{\rm B} 6 \ (2.5 \rm ns > t_{\rm CK,AVG} \ge 1.875 \rm ns)$ $010_{\rm B} 7 \ (1.875 \rm ns > t_{\rm CK,AVG} \ge 1.5 \rm ns)$ $011_{\rm B} 8 \ (1.5 \rm ns > t_{\rm CK,AVG} \ge 1.25 \rm ns)$ $011_{\rm B} 9 \ (1.25 \rm ns > t_{\rm CK,AVG} \ge 1.07ns)$ $011_{\rm B} 10 \ (1.07 \rm ns > t_{\rm CK,AVG} \ge 0.935 \rm ns)$ $011_{\rm B} 11 \ (0.935 \rm ns > t_{\rm CK,AVG} \ge 0.833 \rm ns)$ $011_{\rm B} 12 \ (0.833 \rm ns > t_{\rm CK,AVG} \ge 0.75 \rm ns)$ | | ASR | A6 | Auto Self-Refresh (ASR) When enabled, DDR3 SDRAM automatically provides Self-Refresh power management functions for all supported operating temperature values. 0 <sub>B</sub> Manual SR reference (SRT) 1 <sub>B</sub> ASR enable | | SRT | A7 | Self-Refresh Temperature Range (SRT) The SRT bit must be programmed to indicate $T_{\rm OPER}$ >105°C during subsequent self refresh operation. The high temperature self refresh has to be enable by MR2 bit A7 & A11 & A12 $0_{\rm B}$ Normal operating temperature range $1_{\rm B}$ Extended operating temperature range $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ | | $R_{TT\_WR}$ | A[10:9] | Dynamic ODT mode and $R_{TT\_WR}$ Pre-selection 00B Dynamic ODT mode disabled 01B Dynamic ODT mode enabled with $R_{TT\_WR} = RZQ/4 = 60 \Omega$ 10B Dynamic ODT mode enabled with $R_{TT\_WR} = RZQ/2 = 120\Omega$ 10B Dynamic ODT mode enabled with $R_{TT\_WR} = RZQ/6 = 40\Omega$ | <sup>1)</sup> A8, A11-A13 must be programmed to 0B during MRS. . ## 2.6 Mode Register 3 (MR3) The Mode Register MR3 controls Multipurpose registers and optional On-die thermal sensor (ODTS) feature. The Mode Register MR3 is written by asserting Low on CS#, RAS#, CAS#,WE#, High on BA1 and BA0, and Low on BA2 while controlling the states of address signals according to **Table 10**. | BA2 | BA1 | BA0 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------| | 0 | 1 | 1 | 01) | 01) | 01) | 01) | 01) | 01) | 01) | 01) | 01) | 01) | 01) | MPR | MPR | R loc | #### Table 10 - MR3 Mode Register Definition (BA[2:0]=011<sub>B</sub>) | Field | Bits <sup>1)</sup> | Description | |---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MPR loc | A[1:0] | Multi Purpose Register Location 00 <sub>B</sub> Pre-defined data pattern for read synchronization 01 <sub>B</sub> RFU 10 <sub>B</sub> RFU 11 <sub>B</sub> RFU | | MPR | A2 | Multi Purpose Register Enable Note: When MPR is disabled, MR3 A[1:0] will be ignored. 0 <sub>B</sub> MPR disabled, normal memory operation 1 <sub>B</sub> Dataflow from the Multi Purpose register MPR | <sup>1)</sup> A13 - even if not available on a specific device - must be programmed to 0<sub>B</sub>. #### 2.7 Burst Order Accesses within a given burst may be interleaved or nibble sequential depending on the programmed bit A3 in the mode register MR0. Regarding read commands, the lower 3 column address bits CA[2:0] at read command time determine the start address for the read burst. Regarding write commands, the burst order is always fixed. For writes with a burst length of 8, the inputs on the lower 3 column address bits CA[2:0] are ignored during the write command. For writes with a burst being chopped to 4, the input on column address 2 (CA[2]) determines if the lower or upper four burst bits are selected. In this case, the inputs on the lower 2 column address bits CA[1:0] are ignored during the write command. The following table shows burst order versus burst start address for reads and writes of bursts of 8 as well as of bursts of 4 operation (burst chop). Table 11 - Bit Order during Burst | Burst<br>Length | Command | Colui | nn Add<br>2:0 | dress | lı | nterl | eave | ed Bu | ırst | Sequ | ienc | е | | Nib | | Sequ<br>Sequ | | | urst | | Note | |------------------|---------|-------|---------------|-------|----|-------|-------|-------|-------|-------|------|----|------------------------|-----|----|--------------|----|----|------|----|----------| | | | | | | | Bi | t Ord | der w | ithir | n Bui | rst | | Bit Order within Burst | | | | | | | | | | | | CA2 | CA1 | CA0 | 1. | 2. | 3. | 4. | 5. | 6. | 7. | 8. | 1. | 2. | 3. | 4. | 5. | 6. | 7. | 8. | | | 8 | READ | 0 | 0 | 0 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 1) | | | | 0 | 0 | 1 | 1 | 0 | 3 | 2 | 5 | 4 | 7 | 6 | 1 | 2 | 3 | 0 | 5 | 6 | 7 | 4 | 1) | | | | 0 | 1 | 0 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | 1) | | | | 0 | 1 | 1 | 3 | 2 | 1 | 0 | 7 | 6 | 5 | 4 | 3 | 0 | 1 | 2 | 7 | 4 | 5 | 6 | 1) | | | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 1) | | | | 1 | 0 | 1 | 5 | 4 | 7 | 6 | 1 | 0 | 3 | 2 | 5 | 6 | 7 | 4 | 1 | 2 | 3 | 0 | 1) | | | | 1 | 1 | 0 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | 6 | 7 | 4 | 5 | 2 | 3 | 0 | 1 | 1) | | | | 1 | 1 | 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 7 | 4 | 5 | 6 | 3 | 0 | 1 | 2 | 1) | | | WRITE | V | V | > | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 1)2) | | 4 (Burst<br>Chop | READ | 0 | 0 | 0 | 0 | 1 | 2 | 3 | Т | Т | Т | Т | 0 | 1 | 2 | 3 | Т | Т | Т | Т | 1)3)4) | | Mode) | | 0 | 0 | 1 | 1 | 0 | 3 | 2 | Т | Т | Т | Т | 1 | 2 | 3 | 0 | Т | Т | Т | Т | 1)3)4) | | | | 0 | 1 | 0 | 2 | 3 | 0 | 1 | Т | Т | Т | Т | 2 | 3 | 0 | 1 | T | Т | Т | Т | 1)3)4) | | | | 0 | 1 | 1 | 3 | 2 | 1 | 0 | Т | Т | Т | Т | 3 | 0 | 1 | 2 | Т | Т | Т | Т | 1)3)4) | | | | 1 | 0 | 0 | 4 | 5 | 6 | 7 | Т | Т | Т | Т | 4 | 5 | 6 | 7 | T | Т | Т | Т | 1)3)4) | | | | 1 | 0 | 1 | 5 | 4 | 7 | 6 | Т | Т | Т | Т | 5 | 6 | 7 | 4 | T | Т | Т | T | 1)3)4) | | | | 1 | 1 | 0 | 6 | 7 | 4 | 5 | T | Т | Т | Т | 6 | 7 | 4 | 5 | T | Т | T | T | 1)3)4) | | | | 1 | 1 | 1 | 7 | 6 | 5 | 4 | T | Т | Т | Т | 7 | 4 | 5 | 6 | T | Т | T | T | 1)3)4) | | | WRITE | 0 | V | V | 0 | 1 | 2 | 3 | X | Χ | Χ | Х | 0 | 1 | 2 | 3 | Х | Χ | Χ | Χ | 1)2)4)5) | | | | 1 | V | V | 4 | 5 | 6 | 7 | Х | Х | Х | Х | 4 | 5 | 6 | 7 | Х | Х | Χ | Χ | 1)2)4)5) | - 1) 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during a burst. - 2) V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins. - 3) T: output drivers for data and strobe are in high impedance. - 4) In case of BC4MRS (burst length being fixed to 4 by MR0 setting), the internal write operation starts two clock cycles earlier than for the BL8 modes. This means that the starting point for $t_{WR}$ and $t_{WTR}$ will be pulled in by two clocks. In case of BC4OTF mode (burst length being selected on-the-fly via A12 | BC#), the internal write operation starts at the same point in time as a burst of 8 write operation. This means that during on-the-fly control, the starting point for $t_{WR}$ and $t_{WTR}$ will not be pulled in by two clocks. - 5) X: Don't Care. #### 2.8 Refresh command A delay between the refresh command and next valid command, except NOP or DES, must be greater than or equal to the minimum refresh cycle time tRFC(min), Note that the tRFC timing parameter depends on memory density. In general, a refresh command needs to be issued to the DDR3(L) SDRAM regularly every tREFI interval, the tREFI is effected by the operation temperature, the **Table 12** show the relationship between tREFI and the component operation temperature. Table 12 - The relationship between tREFI and component Operating Temperature | | | Operating Temperature | | N 4 12 | |------------------|--------|-----------------------|--------|-----------------------------| | Parameter | TREFI | Min. | Max. | Note <sup>1)-3)</sup> | | | 7.8us | -40°C | +85°C | Commercial Temperature | | Refresh interval | 3.9us | -40°C | +95°C | Industrial Temperature | | | 1.95us | -40°C | +105°C | Industrial plus Temperature | - 1) Operating Temperature is the case surface temperature on the center / top side of the DRAM. - 2) The operating temperature range are the temperatures where all DRAM specification will be supported. - 3) Above 105 °C the Auto-Refresh command interval has to be reduced to $t_{\rm REFI}$ = 1.95 $\mu s$ . ## 3 Operating Conditions and Interface Specification ## 3.1 Absolute Maximum Ratings **Table 13 - Absolute Maximum Ratings** | Parameter | Symbol | Rating | | Unit | Note | |--------------------------------------------------------|------------------|--------|------|------|------| | | | Min. | Max. | | | | Voltage on $V_{\rm DD}$ ball relative to $V_{\rm SS}$ | $V_{DD}$ | -0.4 | +1.8 | V | 1)3) | | Voltage on $V_{\rm DDQ}$ ball relative to $V_{\rm SS}$ | $V_{DDQ}$ | -0.4 | +1.8 | V | 1)3) | | Voltage on any ball relative to $V_{\rm SS}$ | $V_{IN},V_{OUT}$ | -0.4 | +1.8 | V | 1) | | Storage Temperature | $T_{STG}$ | -55 | +100 | °C | 1)2) | - Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum ratingconditions for extended periods may affect reliability - 2) Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard. - 3) VDD and VDDQ must be within 300 mV of each other at all times; and VREF must be not greater than 0.6 x VDDQ, When VDD and VDDQ are less than 500 mV; VREF may be equal to or less than 300 mV ### 3.2 Operating Conditions **Table 14 - DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |----------------------------------------------------------------|-----------------|-------------------------------|------------------------------|-------------------------------|------|--------| | Supply Voltage | 17 | 1.425 | 1.5 | 1.575 | ٧ | 1)2)4) | | | $V_{DD}$ | 1.283 | 1.35 | 1.45 | V | 1)2)3) | | Supply Voltage for Output | V | 1.425 | 1.5 | 1.575 | V | 1)2)4) | | | $V_{DDQ}$ | 1.283 | 1.35 | 1.45 | V | 1)2)3) | | Reference Voltage for DQ, DM inputs | $V_{REFDQ(DC)}$ | $0.49 \times V_{\mathrm{DD}}$ | $0.5 \times V_{\mathrm{DD}}$ | $0.51 \times V_{\mathrm{DD}}$ | ٧ | 5)6) | | Reference Voltage for ADD, CMD inputs | $V_{REFCA(DC)}$ | $0.49 \times V_{\mathrm{DD}}$ | $0.5 \times V_{ m DD}$ | $0.51 \times V_{\mathrm{DD}}$ | ٧ | 5)6) | | External Calibration Resistor connected from ZQ ball to ground | $R_{ZQ}$ | 237.6 | 240.0 | 242.4 | Ω | 7) | - 1) $V_{\rm DDQ}$ tracks with $V_{\rm DD}$ . AC parameters are measured with $V_{\rm DD}$ and $V_{\rm DDQ}$ tied together - 2) Under all conditions $V_{\rm DDQ}$ must be less than or equal to $V_{\rm DD}$ . - 3) If maximum limit is exceeded, input levels shall be governed by DDR3 specifications. - 4) Under these supply voltages, the device operates to this DDR3L specification - 5) The ac peak noise on $V_{\text{REF}}$ may not allow $V_{\text{REF}}$ to deviate from $V_{\text{REF},DC}$ by more than ±1% $V_{\text{DD}}$ (for reference: approx. ± 15 mV for DDR3). - 6) For reference: approx. $V_{\rm DD}/2$ ± 15 mV for DDR3, approx. $V_{\rm DD}/2$ ± 13.5 mV for DDR3L - 7) The external calibration resistor $R_{ZQ}$ can be time-shared among DRAMs in multi-rank DIMMs. #### 3.3 Interface Test Conditions Figure 2 represents the effective reference load of 25 $\Omega$ used in defining the relevant timing parameters of the device as well as for output slew rate measurements. It is not intended as either a precise representation of the typical system environment nor a depiction of the actual load presented by a Production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics. Figure 2- Reference Load for AC Timings and Output Slew Rates The Timing Reference Points are the idealized input and output nodes / terminals on the outside of the packaged SDRAM device as they would appear in a schematic or an IBIS model. The output timing reference voltage level for single ended signals is the cross point with $V_{\rm TL}$ The output timing reference voltage level for differential signals is the cross point of the true (e.g. DQS) and the complement (e.g. DQS#) signal. ## 3.4 Voltage Levels DC and AC Logic Input Levels #### **Single-Ended Signals** Table 15 shows the input levels for single-ended input signals. Table 15 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals | _ | | DDR3-1866,2133 | DDR3-1866,2133 | | | | | | |---------------------|--------------------------|--------------------------|--------------------------|------|------|--|--|--| | Parameter | Symbol | Min. | Max. | Unit | Note | | | | | DC input logic high | V <sub>IH.CA.DC100</sub> | V <sub>REF</sub> + 0.100 | $V_{DD}$ | V | 1) | | | | | DC input logic low | V <sub>IL.CA.DC100</sub> | $V_{\rm SS}$ | V <sub>REF</sub> - 0.100 | V | 1) | | | | | AC input logic high | V <sub>IH.CA.AC175</sub> | - | - | V | 1) | | | | | AC input logic low | V <sub>IL.CA.AC175</sub> | - | - | V | 1) | | | | | AC input logic high | V <sub>IH.CA.AC150</sub> | - | - | V | 1) | | | | | AC input logic low | V <sub>IL.CA.AC150</sub> | - | - | V | 1) | | | | | AC input logic high | V <sub>IH.CA.AC135</sub> | $V_{\sf REF}$ + 0.135 | See 2) | V | 1) | | | | | AC input logic low | V <sub>IL.CA.AC135</sub> | See 2) | V <sub>REF</sub> - 0.135 | V | 1) | | | | | AC input logic high | V <sub>IH.CA.AC125</sub> | $V_{\sf REF}$ + 0.125 | See 2) | V | 1) | | | | | AC input logic low | V <sub>IL.CA.AC125</sub> | See 2) | V <sub>REF</sub> - 0.125 | V | 1) | | | | | | Samula I | | DDR3L-1866,2133 | | | |---------------------|--------------------------|--------------------------|--------------------------|------|------| | Parameter Symbol | | Min. | Max. | Unit | Note | | DC input logic high | V <sub>IH.CA.DC90</sub> | $V_{\sf REF}$ + 0.09 | $V_{DD}$ | V | 1) | | DC input logic low | V <sub>IL.CA.DC90</sub> | $V_{\rm SS}$ | V <sub>REF</sub> - 0.09 | V | 1) | | AC input logic high | V <sub>IH.CA.AC160</sub> | - | - | V | 1) | | AC input logic low | V <sub>IL.CA.AC160</sub> | - | - | V | 1) | | AC input logic high | V <sub>IH.CA.AC135</sub> | V <sub>REF</sub> + 0.135 | See 2) | V | 1) | | AC input logic low | V <sub>IL.CA.AC135</sub> | See 2) | V <sub>REF</sub> - 0.135 | V | 1) | | AC input logic high | V <sub>IH.CA.AC125</sub> | V <sub>REF</sub> + 0.125 | See 2) | V | 1) | | AC input logic low | V <sub>IL.CA.AC125</sub> | See 2) | V <sub>REF</sub> - 0.125 | V | 1) | <sup>1)</sup> For input only pins except RESET: $V_{\rm REF}$ = $V_{\rm REF.CA(DC)}$ <sup>2)</sup> See Chapter 3.9 Overshoot and Undershoot Specification. Table 16 - DC and AC Input Levels for Single-Ended DQ and DM Signals | Parameter | | DDR3-1866,2133 | Unit | | | |---------------------|--------------------------|--------------------------|--------------------------|------|------| | | Symbol | Min. | Max. | Unit | Note | | DC input logic high | V <sub>IH.DQ.DC100</sub> | $V_{\sf REF}$ + 0.100 | $V_{DD}$ | V | 1) | | DC input logic low | V <sub>IL.DQ.DC100</sub> | $V_{\mathtt{SS}}$ | V <sub>REF</sub> - 0.100 | V | 1) | | AC input logic high | V <sub>IH.DQ.AC175</sub> | - | - | V | 1) | | AC input logic low | V <sub>IL.DQ.AC175</sub> | - | - | V | 1) | | AC input logic high | V <sub>IH.DQ.AC150</sub> | - | - | V | 1) | | AC input logic low | V <sub>IL.DQ.AC150</sub> | - | - | V | 1) | | AC input logic high | V <sub>IH.DQ.AC135</sub> | V <sub>REF</sub> + 0.150 | See 2) | V | 1) | | AC input logic low | V <sub>IL.DQ.AC135</sub> | See 2) | V <sub>REF</sub> - 0.150 | V | 1) | | Parameter | | DDR3L-1866,2133 | Unit | | | |---------------------|--------------------------|--------------------------|--------------------------|------|------| | | Symbol | Min. | Max. | Unit | Note | | DC input logic high | V <sub>IH.DQ.DC90</sub> | $V_{\sf REF}$ + 0.09 | $V_{DD}$ | V | 1) | | DC input logic low | V <sub>IL.DQ.DC90</sub> | $V_{ m SS}$ | V <sub>REF</sub> - 0.09 | V | 1) | | AC input logic high | V <sub>IH.DQ.AC135</sub> | - | - | V | 1) | | AC input logic low | V <sub>IL.DQ.AC135</sub> | - | - | V | 1) | | AC input logic high | V <sub>IH.DQ.AC130</sub> | V <sub>REF</sub> + 0.130 | See 2) | V | 1) | | AC input logic low | V <sub>IL.DQ.AC130</sub> | See 2) | V <sub>REF</sub> - 0.130 | V | 1) | - 1) For DQ and DM: $V_{\rm REF} = V_{\rm REFDQ(DC)}$ - 2) See Chapter 3.9 Overshoot and Undershoot Specification. #### **Differential Swing Requirement for Differential Signals** Table 17 shows the input levels for differential input signals. Table 17 - Differential swing requirement for clock (CK - CK#) and strobe (DQS - DQS#) | Barranatan | 0 | DDR3-1866/2133 | | Unit | Nata | |----------------------------|------------------|---------------------------------------------------|------------------------------------------------------------|------|------| | Parameter | Symbol | Min. | Max. | | Note | | Differential input high | $V_{IH.DIFF}$ | +0.200 | See 1) | ٧ | 2) | | Differential input low | $V_{IL.DIFF}$ | See <sup>1)</sup> | -0.200 | ٧ | 2) | | Differential input high AC | $V_{IH.DIFF.AC}$ | $2 \times (V_{\text{IH.AC}} - V_{\text{REF}})$ 3) | See 1) | V | 4) | | Differential input low AC | $V_{IL.DIFF.AC}$ | See 1) | 2 x (V <sub>IL.AC</sub> - V <sub>REF</sub> ) <sup>5)</sup> | V | 4) | | Parameter | Symbol | DDR3L-1866/2133 | Unit | Note | | |----------------------------|------------------|---------------------------------------------------|---------------------------------------------------|-------|----| | Parameter | Symbol | Min. | Max. | Offic | | | Differential input high | $V_{IH.DIFF}$ | +0.180 | See 1) | V | 2) | | Differential input low | $V_{IL.DIFF}$ | See <sup>1)</sup> | -0.180 | V | 2) | | Differential input high AC | $V_{IH.DIFF.AC}$ | $2 \times (V_{\text{IH.AC}} - V_{\text{REF}})$ 3) | See 1) | V | 4) | | Differential input low AC | $V_{IL.DIFF.AC}$ | See 1) | $2 \times (V_{\text{IL.AC}} - V_{\text{REF}})$ 5) | V | 4) | <sup>1)</sup> These values are not defined, however they single-ended signals CK, CK#, DQS, DQS# need to be within the respective limits ( VIH.DC.MAX , VIL.DC.MIN ) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to Chapter 3.9. - 2) Used to define a differential signal slew-rate. - 3) Clock: us e VIH.CA.AC for VIH.AC. Strobe: use VIH.DQ.AC for VIH.AC. - 4) For CK CK# use VIH /VIL.AC of ADD/CMD and VREFCA; for DQS DQS# use VIH /VIL.AC of DQs and VREFDQ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. - 5) Clock: use VIL.CA.AC for VIL.AC. Strobe: use VIL.DQ.AC for VIL.AC. Table 18 - Allowed Time Before Ringback (tDVAC) for CK - CK# and DQS - DQS# | | DDR3-1866/2133 | | | | | | | |------------------|-----------------------------------------------------------------------|------|------------------------------------------------------------------------------------------|------|--|--|--| | Slew Rate [V/ns] | $t_{\text{DVAC}}$ [ps] @ $ V_{\text{IH/IL.DIFF.AC}} = 300 \text{mV}$ | | $t_{\text{DVAC}}$ [ps] @ $ V_{\text{IH/IL.DIFF.AC}} = (\text{CK - CKS\#}) \text{ only}$ | | | | | | | Min. | Max. | Min. | Max. | | | | | > 4.0 | 134 | _ | 139 | _ | | | | | 4.0 | 134 | _ | 139 | _ | | | | | 3.0 | 112 | _ | 118 | _ | | | | | 2.0 | 67 | _ | 77 | _ | | | | | 1.8 | 52 | _ | 63 | _ | | | | | 1.6 | 33 | _ | 45 | _ | | | | | 1.4 | 9 | _ | 23 | _ | | | | | 1.2 | note | _ | note | _ | | | | | 1.0 | note | _ | note | _ | | | | | <1.0 | note | _ | note | _ | | | | Note: Rising input differential signal shall become equal to or greater than VIHdiff(ac) level and Falling input differential signal shall become equal to or less than VILdiff(ac) level. | | DDR3L-186 | DDR3L-1866/2133 | | | | | | | | | | |------------------|----------------------------------------------------|---------------------------------------------------------------|------|------------------------|------|-----------------------------|--|--|--|--|--| | Slew Rate [V/ns] | $t_{ extsf{DVAC}}$ [ps] @ $ V_{ extsf{IH/IL.DIF}}$ | $t_{\text{DVAC}}$ [ps] @ $ V_{\text{IH/IL.DIFF.AC}} $ = 270mV | | $t_{\text{DVAC}}$ [ps] | | <sub>IFF.AC</sub> = 260mV | | | | | | | | Min. | Max. | Min. | Max. | Min. | Max. | | | | | | | > 4.0 | 163 | _ | 168 | _ | 176 | _ | | | | | | | 4.0 | 163 | _ | 168 | _ | 176 | _ | | | | | | | 3.0 | 140 | _ | 147 | _ | 154 | _ | | | | | | | 2.0 | 95 | _ | 105 | _ | 111 | _ | | | | | | | 1.8 | 80 | _ | 91 | _ | 97 | _ | | | | | | | 1.6 | 62 | _ | 74 | _ | 78 | _ | | | | | | | 1.4 | 37 | _ | 52 | _ | 56 | _ | | | | | | | 1.2 | 5 | _ | 22 | _ | 24 | _ | | | | | | | 1.0 | note | _ | note | _ | note | _ | | | | | | | <1.0 | note | _ | note | _ | note | _ | | | | | | Note: Rising input differential signal shall become equal to or greater than VIHdiff(ac) level and Falling input differential signal shall become equal to or less than VILdiff(ac) level. #### Single-Ended Requirements for Differential Signals Each individual component of a differential signal (CK, DQS, CK#, DQS#,) has also to comply with certain requirements for single-ended signals. CK and CK# have to approximately reach $V_{\rm SEH.MIN}$ / $V_{\rm SEL.MAX}$ (approximately equal to the ac-levels ( $V_{\rm IH.AC}$ / $V_{\rm IL.AC}$ ) for ADD/CMD signals) in every half-cycle. DQS, DQS# have to reach $V_{\rm SEH.MIN}$ / $V_{\rm SEL.MAX}$ (approximately the ac-levels ( $V_{\rm IH.AC}$ / $V_{\rm IL.AC}$ ) for DQ signals) in every half-cycle proceeding and following a valid transition. Note that the applicable ac-levels for ADD/CMD and DQs might be different per speed-bin etc. Figure 3- Single ended requirement for differential signals Note that while ADD/CMD and DQ signal requirements are with respect to $V_{ref}$ , the single-ended components of differential signals have a requirement with respect to $V_{DD}/2$ ; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach $V_{\text{SEL.MAX}}$ , $V_{\text{SEH.MIN}}$ has no bearing on timing, but adds a restriction on the common mode characteristics of these signals. Table 19 - Each Single-Ended Levels for CK, DQS, DQS#, CK# | Parameter | | DDR3(L)-1866, 2133 | | | | |-------------------------------------|-----------|--------------------|----------------|------|------| | | Symbol | Min. | Max. | Unit | Note | | Single-ended high-level for strobes | $V_{SEH}$ | (VDDQ/2)+0.175 | See 1) | V | 2)3) | | Single-ended high-level for CK, CK# | $V_{SEH}$ | (VDD/2)+0.175 | See 1) | V | | | Single-ended low-level for strobes | $V_{SEL}$ | See 1) | (VDDQ/2)-0.175 | V | | | Single-ended low-level for CK, CK# | $V_{SEL}$ | See 1) | (VDD/2)-0.175 | V | | - 1) These values are not defined, however they single-ended signals CK, CK#, DQS, DQS# need to be within the respective limits ( VIH.DC.MAX , VIL.DC.MIN ) for single-ended signals as well as the limitations for overshoot and undershoot. - 2) For CK, CK# use VIH.AC /VIL.AC of ADD/CMD; for strobes (DQS, DQS#) use VIH.AC/VIL.AC of DQs. - 3) $V_{\text{IH.AC}}/V_{\text{IL.AC}}$ for DQs is based on $V_{\text{REFDQ}}$ ; $V_{\text{IH.AC}}/V_{\text{IL.AC}}$ for ADD/CMD is based on $V_{\text{REFCA}}$ ; if a reduced achigh or ac-low level is used for a signal group, then the reduced level applies also here. #### **Differential Input Cross Point Voltage** To guarantee tight setup and hold times as well as output skew parameters with respect to clock and strobe, each cross point voltage of differential input signals (CK, CK and DQS, DQS) must meet the requirements in the following table. The differential input cross point voltage VIX is measured from the actual cross point of true and complete signal to the midlevel between of VDD and VSS. **Figure 4- Vix definition** Table 20 - Cross Point Voltage for Differential Input Signals (CK, DQS) | Symbol I | | DDR3-1866, 2133 | | DDR3L-1866, 2133 | | Unit | Note | |---------------|-----------------------------------------------------------------------------------------------------|-----------------|------|------------------|------|------|------| | | Parameter | Min. | Max. | Min. | Max. | Unit | NOTE | | V (SIS | $V_{\rm IX}$ (CK) Differential Input Cross Point Voltage relative to $V_{\rm DD}$ /2 for CK $-$ CK# | -150 | 150 | -150 | 150 | mV | 2) | | VIX (CK) | | <b>–175</b> | 175 | - | - | mV | 1) | | $V_{IX}(DQS)$ | Differential Input Cross Point Voltage relative to $V_{\rm DD}/2$ for DQS –DQS# | -150 | 150 | -150 | 150 | mV | 2) | - 1) Extended range for $V_{IX}$ is only allowed for clock and if single-ended clock input signals CK and CK# are monotonic, have a single-ended swing $V_{SEL}/V_{SEH}$ (see **Single-Ended Requirements for Differential Signals**) of at least $V_{DD}/2$ +/-250 mV and if the differential slew rate of CK CK# is larger than 3 V/ns. - 2) the relation between Vix min/max and VSEL/VSEH should satisfy following: VDD/2+Vix(min)-VSEL ≥ 25mv VSEH-(VDD/2+Vix(max)) ≥ 25mv #### DC and AC Output Measurements Levels Table 21 - DC and AC Output Levels for Single-Ended Signals | Parameter | Symbol | DDR3(L)-1866,2133 | Unit | Note | |-----------------------------------------------------------|-------------|----------------------------------------------|------|------| | DC output high measurement level (for IV curve linearity) | $V_{OH.DC}$ | $0.8 \times V_{\rm DDQ}$ | V | | | DC output mid measurement level (for IV curve linearity) | $V_{OM.DC}$ | $0.5 \times V_{\rm DDQ}$ | V | | | DC output low measurement level (for IV curve linearity) | $V_{OL.DC}$ | $0.2 \times V_{\rm DDQ}$ | V | | | AC output high measurement level (for output slew rate) | $V_{OH.AC}$ | $V_{\mathrm{TT}}$ + 0.1 x $V_{\mathrm{DDQ}}$ | V | 1) | | AC output low measurement level (for output slew rate) | $V_{OL.AC}$ | $V_{\mathrm{TT}}$ - 0.1 x $V_{\mathrm{DDQ}}$ | V | 1) | <sup>1)</sup> Background: the swing of $\pm$ 0.1 x $V_{\rm DDQ}$ is based on approximately 50% of the static differential output high or low swing with a driver impedance of 40 $\Omega$ and an effective test load of 25 $\Omega$ to $V_{\rm TT}$ = $V_{\rm DDQ}$ / 2. #### Table 22 - AC Output Levels for Differential Signals | Parameter | Symbol | DDR3(L)-1866,2133 | Unit | Note | |----------------------------------------------------------------------|------------------|------------------------|------|------| | AC differential output high measurement level (for output slew rate) | $V_{OH.DIFF.AC}$ | +0.2 x $V_{\rm DDQ}$ | V | 1) | | AC differential output low measurement level (for output slew rate) | $V_{OL.DIFF.AC}$ | $-0.2$ x $V_{\rm DDQ}$ | V | 1) | 1) Background: the swing of $\pm$ 0.2 x $V_{DDQ}$ is based on approximately 50% of the static differential output high or low swing with a driver impedance of 40 $\Omega$ and an effective test load of 25 $\Omega$ to $V_{TT}$ = $V_{DDQ}$ / 2 at each of the differential outputs. ## 3.5 Output Slew Rates **Table 23 - Output Slew Rates** | Parameter | 0 | DDR3-1860 | 6, 2133 | DDR3L-18 | 66, 2133 | | Mark | |-------------------------------|---------|-----------|---------|----------|----------|--------|------| | | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | Single-ended Output Slew Rate | SRQse | 2.5 | 5 | 1.75 | 5 | V / ns | 4)0) | | Differential Output Slew Rate | SRQdiff | 5 | 12 | 3.5 | 12 | V / ns | 1)2) | - 1) For RON = RZQ/7 settings only. - 2) Background for Symbol Nomenclature: SR: Slew Rate; Q: Query Output; se: single-ended; diff: differential. ### 3.6 ODT DC Impedance and Mid-Level Characteristics Table 24 provides the ODT DC impedance and mid-level characteristics. **Table 24 - ODT DC Impedance and Mid-Level Characteristics** | DDR3 | | | | | | | | |--------------------|------------------------------------------------------------|-----------------------------|------|------|------|---------------------|------------| | Symbol | Description | V <sub>OUT</sub> Condition | Min. | Nom. | Max. | Unit | Note | | R <sub>TT120</sub> | $R_{\rm TT}$ effective = 120 $\Omega$ | $V_{IL.AC}$ and $V_{IH.AC}$ | 0.9 | 1.0 | 1.6 | $R_{ZQ}/2$ | 1)2)3)4) | | $R_{TT60}$ | $R_{\rm TT}$ effective = 60 $\Omega$ | | 0.9 | 1.0 | 1.6 | $R_{ZQ}/4$ | 1)2)3)4) | | $R_{TT40}$ | $R_{\rm TT}$ effective = 40 $\Omega$ | | 0.9 | 1.0 | 1.6 | $R_{ZQ}/6$ | 1)2)3)4) | | $R_{TT30}$ | $R_{\rm TT}$ effective = 30 $\Omega$ | | 0.9 | 1.0 | 1.6 | $R_{ZQ}/8$ | 1)2)3)4) | | $R_{TT20}$ | $R_{\rm TT}$ effective = 20 $\Omega$ | | 0.9 | 1.0 | 1.6 | R <sub>ZQ</sub> /12 | 1)2)3)4) | | $\Delta V_{M}$ | Deviation of $V_{\rm M}$ with respect to $V_{\rm DDQ}$ / 2 | floating | -5 | - | +5 | % | 1)2)3)4)5) | | DDR3L | | | | | | | | | |--------------------|----------------------------------------------------------------------|-----------------------------------|------|------|------|---------------------|------------|--| | Symbol | Description | V <sub>OUT</sub> Condition | Min. | Nom. | Max. | Unit | Note | | | R <sub>TT120</sub> | $R_{\rm TT}$ effective = 120 $\Omega$ | $V_{ m IL.AC}$ and $V_{ m IH.AC}$ | 0.9 | 1.0 | 1.65 | $R_{ZQ}/2$ | 1)2)3)4) | | | $R_{TT60}$ | $R_{\rm TT}$ effective = 60 $\Omega$ | | 0.9 | 1.0 | 1.65 | $R_{ZQ}/4$ | 1)2)3)4) | | | $R_{TT40}$ | $R_{\rm TT}$ effective = 40 $\Omega$ | | 0.9 | 1.0 | 1.65 | $R_{ZQ}/6$ | 1)2)3)4) | | | $R_{\text{TT30}}$ | $R_{\rm TT}$ effective = 30 $\Omega$ | | 0.9 | 1.0 | 1.65 | R <sub>ZQ</sub> /8 | 1)2)3)4) | | | $R_{TT20}$ | $R_{\rm TT}$ effective = 20 $\Omega$ | | 0.9 | 1.0 | 1.65 | R <sub>ZQ</sub> /12 | 1)2)3)4) | | | $\Delta V_{M}$ | Deviation of $V_{\mathrm{M}}$ with respect to $V_{\mathrm{DDQ}}$ / 2 | floating | -5 | _ | +5 | % | 1)2)3)4)5) | | - 1) With $R_{ZQ} = 240 \Omega$ . - 2) Measurement definition for $R_{TT}$ : Apply $V_{IH.AC}$ and $V_{IL.AC}$ to test ball separately, then measure current $I(V_{IH.AC})$ and $I(V_{IL.AC})$ respectively. - $RTT = [V_{IH.AC} V_{IL.AC}] / [I(V_{IH.AC}) I(V_{IL.AC})]$ - 3) The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see the ODT DC Impedance Sensitivity on Temperature and Voltage Drifts. - 4) The tolerance limits are specified under the condition that $V_{\rm DDQ} = V_{\rm DD}$ and that $V_{\rm SSQ} = V_{\rm SS}$ . - 5) Measurement Definition for $\Delta V_{\text{M}}$ : Measure voltage ( $V_{\text{M}}$ ) at test ball (midpoint) with no load: $\Delta V_{\text{M}} = (2 \times V_{\text{M}} / V_{\text{DDQ}} 1) \times 100\%$ . # 3.7 ODT DC Impedance Sensitivity on Temperature and Voltage Drifts If temperature and/or voltage change after calibration, the tolerance limits widen for $R_{TT}$ according to the following tables. The following definitions are used: $\Delta T = T - T$ (at calibration); $\Delta V = V_{DDQ} - V_{DDQ}$ (at calibration); $V_{DD} = V_{DDQ}$ Table 25 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift | | Va | lue | 11.74 | Mark | |----------|---------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|------| | Symbol | Min. | Max. | Unit | Note | | $R_{TT}$ | 0.9 - $dR_{TT}dT \times \Delta T $ - $dR_{TT}dV \times \Delta V $ | 1.6 + $dR_{TT}dT \times \Delta T $ + $dR_{TT}dV \times \Delta V $ | $R_{ZQ}$ / $TISF_{RTT}$ | 1) | 1) $TISF_{RTT}$ : Termination Impedance Scaling Factor for $R_{TT}$ : $TISF_{RTT} = 12 \text{ for } R_{TT020}$ $TISF_{RTT} = 8 \text{ for } R_{TT030}$ $TISF_{RTT} = 6$ for $R_{TT040}$ $TISF_{RTT} = 4 \text{ for } R_{TT060}$ $TISF_{RTT} = 2 \text{ for } R_{TT120}$ **Table 26 - OTD DC Impedance Sensitivity Parameters** | 0 | Value | | | N. C. | |-------------------------------------------------|-------|------|------|-------| | Symbol | Min. | Max. | Unit | Note | | $\mathrm{d}R_{\mathrm{TT}}\mathrm{d}\mathrm{T}$ | 0 | 1.5 | %/°C | 4) | | $dR_{TT}dV$ | 0 | 0.15 | %/mV | 1) | 1) These parameters may not be subject to production test. They are verified by design and characterization. ### 3.8 Interface Capacitance Definition and values for interface capacitances are provided in the following table. **Table 27 - Interface Capacitance Values** | Parameter | oignal | Cumbal | DDR3(I | _)–1866 | DDR3(I | DDR3(L)-2133 | | | |---------------------------------------------|---------------------------------|--------------------|--------|---------|--------|--------------|----------------|---------------| | Parameter | signal | Symbol | Min. | Max. | Min. | Max. | pF pF pF pF pF | Note | | Input/Output | DQ, DM, DQS, | $C_{IO}(DDR3)$ | 1.4 | 2.2 | 1.4 | 2.1 | pF | 1)2)3) | | Capacitance | DQS# | $C_{IO}(DDR3L)$ | 1.4 | 2.1 | 1.4 | 2.1 | pF | 1)2)3) | | Input Capacitance | CK, CK# | $C_{CK}$ | 0.8 | 1.3 | 0.8 | 1.3 | pF | 2)3) | | Input Capacitance<br>Delta | CK, CK# | $C_{DCK}$ | 0 | 0.15 | 0 | 0.15 | pF | 2)3)4) | | Input/Output Capacitance delta DQS and DQS# | DQS, DQS# | $C_{ extsf{DDQS}}$ | 0 | 0.2 | 0 | 0.15 | pF | 2)3)5) | | Input Capacitance | All other input-only pins | $C_{l}$ | 0.75 | 1.2 | 0.75 | 1.2 | pF | 2)3)6) | | Input Capacitance delta | All CTRL input-only pins | $C_{DI\_CTRL}$ | -0.4 | 0.2 | -0.4 | 0.2 | pF | 2)3)7)8) | | Input Capacitance delta | All ADD and CMD input-only pins | $C_{DI\_ADD\_CMD}$ | -0.4 | 0.4 | -0.4 | 0.4 | pF | 2)3)9)<br>10) | | Input/Output<br>Capacitance delta | DQ,DM,DQS,<br>DQS# | $C_{DIO}$ | -0.5 | 0.3 | -0.5 | 0.3 | pF | 2)3)11) | | ZQ Capacitance | ZQ | $C_{\sf ZQ}$ | | 3 | _ | 3 | pF | 12) | - 1) Although the DM signal has different function, the loading matches DQ and DQS - 2) This parameter is not subject to production test. It is verified by design and characterization. Capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with $V_{\rm DD}$ , $V_{\rm DDQ}$ , $V_{\rm SS}$ , $V_{\rm SSQ}$ applied and all other balls floating (except the ball under test, CKE, RESET# and ODT as necessary). $V_{\rm DD} = V_{\rm DDQ} = 1.5 \text{ V}$ , $V_{\rm BIAS} = V_{\rm DD}/2$ and on-die termination off - 3) This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here - 4) Absolute value of $C_{\rm CK}$ $C_{\rm CK\#}$ - 5) Absolute value of $C_{\text{IO.DQS}}$ $C_{\text{IO.DQS\#}}$ - 6) C<sub>1</sub> applies to ODT, CS#, CKE, A[15:0], BA[2:0], RAS#, CAS#, WE# - 7) $C_{\rm DI\_CTRL}$ applies to ODT, CS# and CKE - 8) $C_{\text{DI\_CTRL}} = C_{\text{I.CTRL}} 0.5 \times (C_{\text{I.CK}} + C_{\text{I.CK\#}})$ - 9) $C_{\rm DI\_ADD\_CMD}$ applies to A[15:0], BA[2:0], RAS#, CAS# and WE# - 10) $C_{\text{DI\_ADD\_CMD}} = C_{\text{I.ADD,CMD}} 0.5 \times (C_{\text{I.CK}} + C_{\text{I.CK}\#})$ - 11) $C_{\text{DIO}} = C_{\text{IO.DQ,DM}} 0.5 \times (C_{\text{IO.DQS}} + C_{\text{IO.DQS\#}})$ - 12) Maximum external load capacitance on ZQ signal: 5 pF ### 3.9 Overshoot and Undershoot Specification Table 28 - AC Overshoot / Undershoot Specification for Address and Control Signals | Parameter | DDR3(L)-1866 | DDR3(L)-2133 | Unit | Note | |----------------------------------------------------|--------------|--------------|------|------| | Maximum peak amplitude allowed for overshoot area | 0.4 | 0.4 | V | 1)2) | | Maximum peak amplitude allowed for undershoot area | 0.4 | 0.4 | V | 1)3) | | Maximum overshoot area above $V_{\mathrm{DD}}$ | 0.28 | 0.25 | V×ns | 1) | | Maximum undershoot area below $V_{\mathrm{SS}}$ | 0.28 | 0.25 | V×ns | 1) | - 1) Applies for the following signals: A[12:0], BA[2:0], CS#, RAS#, CAS#, WE#, CKE and ODT - The sum of the applied voltage (VDD) and peak amplitude overshoot voltage is not to exceed absolute maximum DC ratings. - The sum of applied voltage (VDD) and the peak amplitude undershoot voltage is not to exceed absolute maximum DC ratings Figure 5- AC Overshoot / Undershoot Definitions for Address and Control Signals Table 29 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals | Parameter | DDR3(L)-1866 | DDR3(L)-2133 | Unit | Note | |----------------------------------------------------|--------------|--------------|------|------| | Maximum peak amplitude allowed for overshoot area | 0.4 | 0.4 | V | 1)2) | | Maximum peak amplitude allowed for undershoot area | 0.4 | 0.4 | V | 1)3) | | Maximum overshoot area above $V_{\mathrm{DDQ}}$ | 0.11 | 0.10 | V×ns | 1) | | Maximum undershoot area below $V_{\rm SSQ}$ | 0.11 | 0.10 | V×ns | 1) | - 1) Applies for CK, CK#, DQ, DQS, DQS# & DM - The sum of the applied voltage (VDD) and peak amplitude overshoot voltage is not to exceed absolute maximum DC ratings. - The sum of applied voltage (VDD) and the peak amplitude undershoot voltage is not to exceed absolute maximum DC ratings. Figure 6- AC Overshoot / Undershoot Definitions for Clock, Data, Strobe and Mask Signals ## 4 Electrical Specifications Table 30 - IDD Specification parameters and test conditions ( $V_{DD} = 1.35V$ ) | Table 50 122 Opening and the contraction (122 - 1351) | | | T | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|------------|------| | Parameter & Test Condition | Symbol | 1866<br>M | 2133<br>ax | Unit | | Operating One Bank Active-Precharge Current CKE: High; External clock: On; BL: 8 <sup>*1</sup> ; AL: 0; CS#: High between ACT and PRE; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,;Output Buffer and RTT: Enabled in Mode Registers* <sup>2</sup> ; ODT Signal: stable at 0. | I <sub>DD0</sub> | 69 | 71 | mA | | Operating One Bank Active-Read-Precharge Current CKE: High; External clock: On; BL: 8*1, 5; AL:0; CS#: High between ACT, RDand PRE; Command, Address, Bank Address Inputs, Data IO: partially toggling; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD1</sub> | 81 | 85 | mA | | Precharge Standby Current CKE: High; External clock: On; BL: 8 <sup>*1</sup> ; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD2N</sub> | 51 | 54 | mA | | Precharge Power-Down Current Slow Exit CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0; Precharge Power Down Mode: Slow Exit.*3 | I <sub>DD2P0</sub> | 11 | 11 | mA | | Precharge Power-Down Current Fast Exit CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0; Precharge Power Down Mode: Fast Exit.*3 | I <sub>DD2P1</sub> | 11 | 11 | mA | | Precharge Quiet Standby Current CKE: High; External clock: On; BL: 8 <sup>*1</sup> ; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO: MID-LEVEL; DM:stable at 0;Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD2Q</sub> | 52 | 54 | mA | | Active Standby Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0;Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD3N</sub> | 55 | 58 | mA | | Active Power-Down Current CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0 | I <sub>DD3P</sub> | 16 | 16 | mA | | Operating Burst Read Current CKE: High; External clock: On; BL: 8*1, 5; AL: 0; CS#: High between RD; Command, Address, Bank Address Inputs: partially toggling; DM:stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD4R</sub> | 109 | 118 | mA | | · | | | • | | | Parameter & Test Condition | | Symbol | 1866 | 2133 | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------|------|------|------| | Farameter & rest Condition | | Symbol Max | Onit | | | | Operating Burst Write Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: High bet Command, Address, Bank Address Inputs: partially toggling Bank Activity: all banks open. Output Buffer and RTT: Enab Registers*2; ODT Signal: stable at HIGH. | g; <b>DM:</b> stable at 0; | I <sub>DD4W</sub> | 118 | 126 | mA | | Burst Refresh Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: High bet Command, Address, Bank Address Inputs: partially toggling LEVEL; DM:stable at 0; Bank Activity: REF command every t Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: s | g; <b>Data IO:</b> MID-<br>RFC; <b>Output</b> | I <sub>DD5B</sub> | 95 | 109 | mA | | Self Refresh Current: Self-Refresh Temperature Range (SRT): Normal <sup>4</sup> ; CKE: Low; External clock: Off; CK and CK#: LOW; BL: 8*1; AL: 0; CS#, Command, Address, Bank Address, Data IO: MID- | <i>T</i> case: 0 - 85°C | I <sub>DD6</sub> | 7 | 7 | mA | | LEVEL; DM:stable at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: MID-LEVEL | <i>T</i> case: 0 - 95°C | I <sub>DD6ET</sub> | 8 | 8 | mA | | Operating Bank Interleave Read Current CKE: High; External clock: On; BL: 8*1, 5; AL: CL-1; CS#: High RDA; Command, Address, Bank Address Inputs: partially to at 0; Output Buffer and RTT: Enabled in Mode Registers*2; O 0. | oggling; <b>DM</b> :stable | | 148 | 155 | mA | | RESET Low Current RESET: LOW; External clock: Off; CK and CK#: LOW; CKE Command, Address, Bank Address, Data IO: FLOATING; C FLOATING RESET Low current reading is valid once power is has been LOW for at least 1ms. | DT Signal: | I <sub>DD8</sub> | 6 | 6 | mA | Table 31 - IDD Specification parameters and test conditions ( $V_{DD} = 1.5V$ ) | Devemeter 9 Test Condition | Cumbal | 1866 | 2133 | l lmit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|--------| | Parameter & Test Condition | Symbol d O: a I <sub>DD0</sub> 70 Dand g; I <sub>DD1</sub> 82 nabled I <sub>DD2N</sub> 52 | M | ax | Unit | | Operating One Bank Active-Precharge Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: High between ACT and PRE; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,;Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD0</sub> | 70 | 71 | mA | | Operating One Bank Active-Read-Precharge Current CKE: High; External clock: On; BL: 8*1, 5; AL:0; CS#: High between ACT, RDand PRE; Command, Address, Bank Address Inputs, Data IO: partially toggling; DM:stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD1</sub> | 82 | 84 | mA | | Precharge Standby Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD2N</sub> | 52 | 54 | mA | | Precharge Power-Down Current Slow Exit CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at 1; Command, Address, Bank Address Inputs: stable at 0; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0; Precharge Power Down Mode: Slow Exit.*3 | I <sub>DD2P0</sub> | 11 | 11 | mA | | Parameter & Test Condition | | Symbol | 1866 | 2133 | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------|------|------|-------| | Farameter & rest condition | | Syllibol | Max | | Oilit | | Precharge Power-Down Current Fast Exit CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at Address, Bank Address Inputs: stable at 0; Data IO: MID-LE 0; Bank Activity: all banks closed; Output Buffer and RTT: E Registers*2; ODT Signal: stable at 0; Precharge Power Dowr Fast Exit.*3 | I <sub>DD2P1</sub> | 11 | 11 | mA | | | Precharge Quiet Standby Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: stable at Address, Bank Address Inputs: stable at 0; Data IO: MID-LE at 0;Bank Activity: all banks closed; Output Buffer and RTT: Mode Registers*2; ODT Signal: stable at 0. | I <sub>DD2Q</sub> | 52 | 54 | mA | | | Active Standby Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: stable at Address, Bank Address Inputs: partially toggling; Data IO: N DM:stable at 0;Bank Activity: all banks open; Output Buffer Mode Registers*2; ODT Signal: stable at 0. | /IID-LEVEL; | I <sub>DD3N</sub> | 56 | 58 | mA | | Active Power-Down Current CKE: Low; External clock: On; BL: 8*1; AL: 0; CS#: stable at Address, Bank Address Inputs: stable at 0; Data IO: MID-LE 0; Bank Activity: all banks open; Output Buffer and RTT: Er Mode Registers*2; ODT Signal: stable at 0 | I <sub>DD3P</sub> | 16 | 16 | mA | | | Operating Burst Read Current CKE: High; External clock: On; BL: 8*1, 5; AL: 0; CS#: High between RD; Command, Address, Bank Address Inputs: partially toggling; DM:stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | | | 110 | 118 | mA | | Operating Burst Write Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: High bet Command, Address, Bank Address Inputs: partially toggling Bank Activity: all banks open. Output Buffer and RTT: Enab Registers*2; ODT Signal: stable at HIGH. | g; <b>DM:</b> stable at 0; | I <sub>DD4W</sub> | 118 | 127 | mA | | Burst Refresh Current CKE: High; External clock: On; BL: 8*1; AL: 0; CS#: High between tREF; Command, Address, Bank Address Inputs: partially toggling; Data IO: MID-LEVEL; DM:stable at 0; Bank Activity: REF command every tRFC; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0. | | | 96 | 110 | mA | | Self Refresh Current: Self-Refresh Temperature Range (SRT): Normal <sup>4</sup> ; CKE: Low; External clock: Off; CK and CK#: LOW; BL: 8*1; AL: 0; CS#, Command, Address, Bank Address, Data IO: MID- | Tcase: 0 - 85°C | I <sub>DD6</sub> | 7 | 7 | mA | | LEVEL; DM:stable at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers 2; ODT Signal: MID-LEVEL | <i>T</i> case: 0 - 95°C | I <sub>DD6ET</sub> | 8 | 8 | mA | | Operating Bank Interleave Read Current CKE: High; External clock: On; BL: 8*1, 5; AL: CL-1; CS#: High between ACT and RDA; Command, Address, Bank Address Inputs: partially toggling; DM:stable at 0; Output Buffer and RTT: Enabled in Mode Registers*2; ODT Signal: stable at 0 | | | 148 | 156 | mA | | RESET Low Current RESET: LOW; External clock: Off; CK and CK#: LOW; CKE: FLOATING; CS#, Command, Address, Bank Address, Data IO: FLOATING; ODT Signal: FLOATING RESET Low current reading is valid once power is stable and RESET has been LOW for at least 1ms. | | | 6 | 6 | mA | Note 1. Burst Length: BL8 fixed by MRS: set MR0 A[1,0]=00B. Note 2. Output Buffer Enable: set MR1 A[12] = 0B; set MR1 A[5,1] = 01B; RTT\_Nom enable: set MR1 A[9,6,2] = 011B; RTT\_Wr enable: set MR2 A[10,9] = 10B. Note 3. Precharge Power Down Mode: set MR0 A12=0B for Slow Exit or MR0 A12=1B for Fast Exit. Note 4. Self-Refresh Temperature Range (SRT): set MR2 A7=0B for normal or 1B for extended temperature range. Note 5. Read Burst Type: Nibble Sequential, set MR0 A[3] = 0B. Note 6. Supporting 0 - 85 °C with full JEDEC AC & DC specifications. This is the minimum requirements for all operating temperature options. However, for applications operating in Extended Temperature 85°C ~ 95°C, some optional spec are required. # 5 Electrical Characteristics and Recommended A.C. Operating Conditions Table 32 - Electrical Characteristics and Recommended A.C. Operating Conditions | Symbol | Parameter | | DDR3( | L)-1866 | DDR3(L)-2133 | | Heit | Note | |-----------------------|----------------------------------------------------------------------------|----------------------------|-------|-----------------------|--------------|-----------------------|-----------------|-------| | Symbol | Paramete | rarameter | | Max. | Min. | Max. | Unit | NOTE | | t <sub>AA</sub> | Internal read command to f | irst data | 13.91 | 20 | 13.09 | 20 | ns | | | t <sub>RCD</sub> | ACT to internal read or write | e delay time | 13.91 | | 13.09 | - | ns | | | t <sub>RP</sub> | PRE command period | PRE command period | | | 13.09 | - | ns | | | t <sub>RC</sub> | ACT to ACT or REF command period | | 47.91 | | 46.09 | - | ns | | | t <sub>RAS</sub> | ACTIVE to PRECHARGE of | ommand period | 34 | 9 x t <sub>REFI</sub> | 33 | 9 x t <sub>REFI</sub> | ns | | | | | CL=5, CWL=5 | - | - | - | - | ns | 33 | | | | CL=6, CWL=5 | 2.5 | 3.3 | 2.5 | 3.3 | ns | 33 | | | | CL=7, CWL=6 | 1.875 | <2.5 | 1.875 | <2.5 | ns | 33 | | | | CL=8, CWL=6 | 1.875 | <2.5 | 1.875 | <2.5 | ns | 33 | | $t_{\text{CK(avg)}}$ | Average clock period | CL=9, CWL=7 | 1.5 | <1.875 | 1.5 | <1.875 | ns | 33 | | | , worago oroon ponou | CL=10, CWL=7 | 1.5 | <1.875 | 1.5 | <1.875 | ns | 33 | | | | CL=11, CWL=8 | 1.25 | <1.5 | 1.25 | <1.5 | ns | 33 | | | | CL=13, CWL=9 | 1.07 | <1.25 | 1.07 | <1.25 | ns | 33 | | | | CL=14 CWL=10 | - | - | 0.938 | <1.07 | ns | 33 | | t <sub>CK</sub> | Minimum Clock Cycle Time (DLL off mode) | | 8 | - | 8 | - | ns | 6 | | t <sub>CH(avg)</sub> | Average clock HIGH pulse width | | 0.47 | 0.53 | 0.47 | 0.53 | t <sub>CK</sub> | | | t <sub>CL(avg)</sub> | Average Clock LOW pulse width | | 0.47 | 0.53 | 0.47 | 0.53 | t <sub>CK</sub> | | | t <sub>DQSQ</sub> | DQS, DQS# to DQ skew, per group, per access | | - | 85 | - | 75 | ps | 13 | | $t_{QH}$ | DQ output hold time from DQS, DQS# | | 0.38 | - | 0.38 | - | t <sub>CK</sub> | 13 | | t <sub>LZ(DQ)</sub> | DQ low-impedance time from CK, CK# | | -390 | 195 | -360 | 180 | ps | 13,14 | | t <sub>HZ(DQ)</sub> | DQ high impedance time from | om CK, CK# | - | 195 | - | 180 | ps | 13,14 | | | | AC150(DDR3) | - | - | - | - | ps | 17 | | | | AC135(DDR3) | 68 | _ | 53 | - | ps | 17 | | t <sub>DS(base)</sub> | Data setup time to DQS,<br>DQS# referenced to<br>Vih(ac) / Vil(ac) levels | AC135(DDR3L)<br>SR = 1V/ns | - | - | - | - | ps | 17 | | | viii(ao) / vii(ao) ieveis | AC130(DDR3L)<br>SR = 2V/ns | 70 | - | 55 | | ps | 17 | | | D | DC100(DDR3) | - | - | - | - | ps | 17 | | t <sub>DH(base)</sub> | Data hold time from DQS,<br>DQS# referenced to<br>Vih(dc) / Vil(dc) levels | DC90(DDR3L)<br>SR = 1V/ns | - | - | - | - | ps | 17 | | | viri(ac) / vii(ac) ieveis | DC90(DDR3L)<br>SR = 2V/ns | 75 | - | 60 | | ps | 17 | | t <sub>DIPW</sub> | DQ and DM Input pulse wid | Ith for each input | 320 | - | 280 | - | ps | | | t <sub>RPRE</sub> | DQS,DQS# differential REA | AD Preamble | 0.9 | - | 0.9 | - | t <sub>CK</sub> | 13,19 | | t <sub>RPST</sub> | DQS, DQS# differential RE | AD Postamble | 0.3 | - | 0.3 | - | t <sub>CK</sub> | 11,13 | | t <sub>QSH</sub> | DQS, DQS# differential out | put high time | 0.4 | - | 0.4 | - | t <sub>CK</sub> | 13 | | t <sub>QSL</sub> | DQS, DQS# differential out | put low time | 0.4 | - | 0.4 | - | t <sub>CK</sub> | 13 | | t <sub>WPRE</sub> | DQS, DQS# differential WF | | 0.9 | - | 0.9 | - | t <sub>CK</sub> | 1 | | t <sub>WPST</sub> | DQS, DQS# differential WF | | 0.3 | - | 0.3 | - | t <sub>CK</sub> | 1 | | 5 | and and an area | | 1 | | L | | ·OR | | | 0 | Parameter | | DDR3(L | .)-1866 | DDR3(L)-2133 | | 11-26 | Note | | |-----------------------|-------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------|--------------|-------------------------------------------------------------|----------|-----------------|-----------|--| | Symbol | | | Min. | Max. | Min. | Max. | Unit | Note | | | t <sub>DQSCK</sub> | DQS, DQS# rising edge out<br>time from rising CK, CK# | tput access | -195 | 195 | -180 | 180 | ps | 13 | | | t <sub>LZ(DQS)</sub> | DQS and DQS# low-imped<br>(Referenced from RL - 1) | ance time | -390 | 195 | -360 | 180 | ps | 13,<br>14 | | | t <sub>HZ(DQS)</sub> | DQS and DQS# high-impe<br>(Referenced from RL + BL/ | dance time<br>2) | - | 195 | - | 180 | ps | 13,<br>14 | | | t <sub>DQSL</sub> | DQS, DQS# differential inp | ut low pulse width | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | 29,<br>31 | | | t <sub>DQSH</sub> | DQS, DQS# differential inp | | 0.45 | 0.55 | 0.45 | 0.55 | t <sub>CK</sub> | 30,<br>31 | | | t <sub>DQSS</sub> | DQS, DQS# rising edge to CK, CK# rising edge | | -0.27 | 0.27 | -0.27 | 0.27 | t <sub>CK</sub> | | | | t <sub>DSS</sub> | DQS, DQS# falling edge se CK, CK# rising edge | • | 0.18 | - | 0.18 | - | t <sub>CK</sub> | 32 | | | t <sub>DSH</sub> | DQS, DQS# falling edge ho CK, CK# rising edge | old time from | 0.18 | - | 0.18 | - | t <sub>CK</sub> | 32 | | | t <sub>DLLK</sub> | DLL locking time | | 512 | - | 512 | - | t <sub>CK</sub> | | | | t <sub>RTP</sub> | Internal READ Command to PRECHARGE Command delay | | max (4tCK, 7.5ns) | - | max (4tCK, 7.5ns) | - | tCK | | | | twtr | Delay from start of internal write transaction to internal read command | | max (4tCK, 7.5ns) | - | max (4tCK, 7.5ns) | _ | tCK | 18 | | | twR | WRITE recovery time | | 15 | - | 15 | - | ns | 18 | | | t <sub>MRD</sub> | Mode Register Set command cycle time | | 4 | _ | 4 | - | tCK | | | | t <sub>MOD</sub> | Mode Register Set command update delay | | max (12tCK, 15ns) | | max (12tCK, 15ns) | | tCK | | | | tccd | CAS# to CAS# command delay | | 4 | - | 4 | <u>-</u> | tCK | | | | t <sub>DAL(min)</sub> | Auto precharge write recovery + prechargetime | | | VR + round u | ıp(t <sub>RP</sub> / Tck(avg)) | | t <sub>CK</sub> | | | | t <sub>MPRR</sub> | Multi-Purpose Register Re | covery Time | 1 | - | 1 | - | t <sub>CK</sub> | 22 | | | t <sub>RRD</sub> | ACTIVE to ACTIVE comma | · | max<br>(4t <sub>CK</sub> ,6ns) | - | Max<br>(4t <sub>CK</sub> ,6ns) | - | t <sub>CK</sub> | | | | t <sub>FAW</sub> | Four activate window | | 35 | - | 35 | - | ns | | | | | | AC175(DDR3) | - | - | - | - | ps | 16 | | | | Command and<br>Address setup time to<br>CK, CK# referenced to | AC150(DDR3) | _ | - | - | - | ps | 16,27 | | | | | AC125(DDR3) | 150 | - | 135 | - | ps | 16,27 | | | t <sub>IS(base)</sub> | | AC160(DDR3L)<br>SR = 1V/ns | - | - | - | - | ps | 16 | | | | Vih(ac) / Vil(ac) levels | AC135(DDR3L)<br>SR = 1V/ns | 65 | - | 60 | - | ps | 16 | | | | | AC125(DDR3L)<br>SR = 1V/ns | 150 | - | 135 | - | ps | 16 | | | t <sub>IH(base)</sub> | Command and Address hold time from CK, CK# | DC90(DDR3) | 100 | - | 95 | - | ps | 16 | | | | referenced to Vih(dc) /<br>Vil(dc) levels | DC90(DDR3L)<br>SR = 1V/ns | 110 | - | 105 | - | ps | 16 | | | t <sub>IPW</sub> | Control and Address Input each input | pulse width for | 535 | | 470 | - | ps | 28 | | | t <sub>ZQinit</sub> | Power-up and RESET calib | oration time | 512 | = | 512 | - | t <sub>CK</sub> | | | | t <sub>ZQoper</sub> | Normal operation Full calib | ration time | 256 | - | 256 | - | t <sub>CK</sub> | | | | t <sub>ZQCS</sub> | Normal operation Short cal | | 64 | - | 64 | - | t <sub>CK</sub> | 23 | | | t <sub>XPR</sub> | Exit Reset from CKE HIGH command | | max<br>(5t <sub>CK</sub> ,<br>t <sub>RFC(min)</sub> +<br>10ns) | - | max (5t <sub>CK</sub> ,<br>t <sub>RFC(min)</sub> +<br>10ns) | - | t <sub>CK</sub> | | | | | | DDR3(L)-1866 | | DDR3(L)-2133 | | | Nata | | |----------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------|----------------------------------------------------------------|-----------------------|-----------------|-----------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Unit | Note | | | t <sub>XS</sub> | Exit Self Refresh to commands not requiring a locked DLL | max<br>(5t <sub>CK</sub> ,<br>t <sub>RFC(min)</sub> +<br>10ns) | - | Max<br>(5t <sub>CK</sub> ,<br>t <sub>RFC(min)</sub> +<br>10ns) | - | t <sub>CK</sub> | | | | t <sub>XSDLL</sub> | Exit Self Refresh to commands requiring a locked DLL | t <sub>DLLK(min)</sub> | - | t <sub>DLLK(min)</sub> | - | t <sub>CK</sub> | | | | t <sub>CKESR</sub> | Minimum CKE low width for Self Refresh entry to exit timing | t <sub>CKE(min)</sub> + 1t <sub>CK</sub> | 1 | t <sub>CKE(min)</sub> + 1t <sub>CK</sub> | - | t <sub>CK</sub> | | | | t <sub>CKSRE</sub> | Valid Clock Requirement after Self Refresh<br>Entry (SRE) or Power-Down Entry (PDE) | Max<br>(5t <sub>CK</sub> , 10 <sub>ns)</sub> | - | Max<br>(5t <sub>CK</sub> , 10 <sub>ns)</sub> | - | t <sub>CK</sub> | | | | t <sub>CKSRX</sub> | Valid Clock Requirement before Self Refresh<br>Exit (SRX) or Power-Down Exit (PDX) or<br>Reset Exit | max<br>(5t <sub>CK</sub> , 10 <sub>ns)</sub> | - | Max<br>(5t <sub>CK</sub> , 10 <sub>ns)</sub> | - | t <sub>CK</sub> | | | | t <sub>XP</sub> | Exit Power Down with DLL on to any valid command; Exit Precharge Power Down with DLL frozen to commands not requiring a locked DLL | Max<br>(3t <sub>ск</sub> ,6 ns) | 1 | max<br>(3t <sub>ck</sub> ,6 ns) | - | t <sub>CK</sub> | | | | t <sub>XPDLL</sub> | Exit Precharge Power Down with DLL frozen to commands requiring a lockedDLL | Max<br>(10t <sub>CK</sub> , 24 <sub>ns)</sub> | - | Мах<br>(10t <sub>ск</sub> , 24 <sub>ns)</sub> | - | t <sub>CK</sub> | 2 | | | t <sub>CKE</sub> | CKE minimum pulse width | Max<br>(3t <sub>CK</sub> ,5ns) | - | Max<br>(3t <sub>CK</sub> , 5ns) | - | t <sub>CK</sub> | | | | t <sub>CPDED</sub> | Command pass disable delay | 2 | - | 2 | - | t <sub>CK</sub> | | | | t <sub>PD</sub> | Power Down Entry to Exit Timing | t <sub>CKE (min)</sub> | 9 x t <sub>REFI</sub> | t <sub>CKE (min)</sub> | 9 x t <sub>REFI</sub> | | 15 | | | t <sub>ACTPDEN</sub> | Timing of ACT command to Power Down entry | 1 | - | 2 | - | t <sub>CK</sub> | 20 | | | t <sub>PRPDEN</sub> | Timing of PRE or PREA command to Power Down entry | 1 | - | 2 | - | t <sub>CK</sub> | 20 | | | t <sub>RDPDEN</sub> | Timing of RD/RDA command to Power Down entry | RL+4+1 | - | RL+4+1 | - | t <sub>CK</sub> | | | | t <sub>WRPDEN</sub> | Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF) | WL+4+<br>(tWR/tCK) | - | WL+4+<br>(tWR/tCK) | - | tCK | 9 | | | twrapden | Timing of WRA command to Power Down entry (BL8OTF, BL8MRS,BC4OTF) | WL+4+<br>WR+1 | - | WL+4+ WR+1 | - | tCK | 10 | | | twrpden | Timing of WR command to Power Down entry (BC4MRS) | WL+2+<br>(tWR/tCK) | - | WL+2+<br>(tWR/tCK) | - | tCK | 9 | | | twrapden | Timing of WRA command to Power Down entry (BC4MRS) | WL+2+<br>WR+1 | - | WL+2+ WR+1 | - | tCK | 10 | | | t <sub>REFPDEN</sub> | Timing of REF command to Power Down entry | 1 | - | 1 | _ | tCK | 20,<br>21 | | | tmrspden | Timing of MRS command to Power Down entry | tMOD(min) | 1 | tMOD(min) | - | | | | | ODTLon | ODT turn on Latency | | WL - 2 = C | WL + AL - 2 | | 1 | | | | ODTLoff | ODT turn off Latency | WL - 2 = CWL + AL - 2 | | | | t <sub>CK</sub> | | | | ODTH4 | ODT high time without write command or with write command and BC4 | 4 | - | 4 | - | t <sub>CK</sub> | | | | ODTH8 | ODT high time with Write command and BL8 | 6 | - | 6 | - | t <sub>CK</sub> | Ĺ | | | t <sub>AONPD</sub> | Asynchronous RTT turn-on delay (Power-<br>Down with DLL frozen) | 2 | 8.5 | 2 | 8.5 | ns | | | | t <sub>AOFPD</sub> | Asynchronous RTT turn-off delay (Power-<br>Down with DLL frozen) | 2 | 8.5 | 2 | 8.5 | ns | | | | t <sub>AON</sub> | RTT turn-on | -195 | 195 | -180 | 180 | ps | 7 | | | t <sub>AOF</sub> | RTT_Nom and RTT_WR turn-off time from ODTLoff reference | 0.3 | 0.7 | 0.3 | 0.7 | t <sub>CK</sub> | 8 | | | t <sub>ADC</sub> | RTT dynamic change skew | 0.3 | 0.7 | 0.3 | 0.7 | t <sub>CK</sub> | | | | t <sub>WLMRD</sub> | First DQS/DQS# rising edge after write leveling mode is programmed | 40 | - | 40 | - | t <sub>CK</sub> | 3 | | | Cumbal | Parameter | | DDR3(L | DDR3(L)-1866 | | )-2133 | Heit | Note | |----------------------|------------------------------------------------------------------------------------|--------------|--------|--------------|------|--------|-----------------|------| | Symbol | | | Min. | Max. | Min. | Max. | Onit | Note | | t <sub>WLDQSEN</sub> | DQS/DQS# delay after write leveling mode is programmed | | 25 | - | 25 | - | t <sub>CK</sub> | 3 | | t <sub>WLS</sub> | Write leveling setup time fro CK# crossing to rising DQS | 140 | - | 125 | - | ps | | | | t <sub>WLH</sub> | Write leveling hold time from rising DQS, DQS# crossing to rising CK, CK# crossing | | 140 | - | 125 | - | ps | | | t <sub>WLO</sub> | Write leveling output delay | | 0 | 7.5 | 0 | 7.5 | ns | | | t <sub>WLOE</sub> | Write leveling output error | | 0 | 2 | 0 | 2 | ns | | | t <sub>RFC</sub> | REF command to ACT or REF command time | | 110 | - | 110 | - | ns | | | t <sub>REFI</sub> | Average periodic 0°C to 85°C refresh interval 85°C to 95°C | 0°C to 85°C | = | 7.8 | = | 7.8 | μs | | | | | 85°C to 95°C | - | 3.9 | - | 3.9 | μs | | - Note 1. Actual value dependant upon measurement level. - Note 2. Commands requiring a locked DLL are: READ (and RAP) and synchronous ODT commands. - Note 3. The max values are system dependent. - Note 4. WR as programmed in mode register. - Note 5. Value must be rounded-up to next higher integer value. - Note 6. There is no maximum cycle time limit besides the need to satisfy the refresh interval, tREFI. - Note 7. For definition of RTT turn-on time tAON See "Timing Parameters". - Note 8. For definition of RTT turn-off time tAOF See "Timing Parameters". - Note 9. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR / tCK to the next integer. - Note 10. WR in clock cycles as programmed in MR0. - Note 11. The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZ(DQS)max on the right side. See "Clock to Data Strobe Relationship". - Note 12. Output timing deratings are relative to the SDRAM input clock. When the device is operated with input clock jitter, this parameter needs to be derated by t.b.d. - Note 13. Value is only valid for RON34. - Note 14. Single ended signal parameter. - Note 15. tREFI depends on TOPER. - Note 16. tIS(base) and tIH(base) values are for 1V/ns CMD/ADD single-ended slew rate and 2V/ns CK, CK# differential slew rate. Note for DQ and DM signals, VREF(DC) = VRefDQ(DC). For input only pins except RESET#, VRef(DC) = VRefCA(DC). See "Address / Command Setup, Hold and Derating". - Note 17. tDS (base) and tDH (base) values are for a single-ended 1 V/ns slew rate DQs and 2 V/ns slew rate differential DQS, DQS#; when DQ single-ended slew rate is 2V/ns, the DQS differential slew rate is 4V/ns. Note for DQ and DM signals, VREF(DC) = VRefDQ(DC). For input only pins except RESET#, VRef(DC) = VRefCA(DC). See "Data Setup, Hold and Slew Rate Derating" - Note 18. Start of internal write transaction is defined as follows: - For BL8 (fixed by MRS and on- the-fly): Rising clock edge 4 clock cycles after WL. - For BC4 (on- the- fly): Rising clock edge 4 clock cycles after WL. - For BC4 (fixed by MRS): Rising clock edge 2 clock cycles after WL. - Note 19. The maximum read preamble is bound by tLZ(DQS)min on the left side and tDQSCK(max) on the right side. See "Clock to Data Strobe Relationship". - Note 20. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operations. - Note 21. Although CKE is allowed to be registered LOW after a REFRESH command once tREFPDEN(min) is satisfied, there are cases where additional time such as tXPDLL(min) is also required. See "Power-Down clarifications-Case 2". - Note 22. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function. - Note 23. One ZQCS command can effectively correct a minimum of 0.5 % (ZQ Correction) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the 'Output Driver Voltage and Temperature Sensitivity' and 'ODT Voltage and Temperature Sensitivity' tables. The appropriate interval between ZQCS commands can be determined from these tables and other application-specific parameters. One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula: ## ZQCorrection (TSens × Tdriftrate) + (VSens × Vdriftrate) Where TSens = max(dRTTdT, dRONdTM) and VSens = max(dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities. For example, if TSens = 1.5% / °C, VSens = 0.15% / mV, Tdriftrate = 1 °C / sec and Vdriftrate = 15 mV / sec, then the interval between ZQCS commands is calculated as: $$\frac{0.5}{(1.5 \times 1) + (0.15 \times 15)} = 0.133 \approx 128 \text{ms}$$ - Note 24. n = from 13 cycles to 50 cycles. This row defines 38 parameters. - Note 25. tCH(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge. - Note 26. tCL(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge. - Note 27. The tIS(base) AC150 specifications are adjusted from the tIS(base) specification by adding an additional 100ps of derating to accommodate for the lower alternate threshold of 150mV and another 25ps to account for the earlier reference point [(175mV 150mV) / 1V/ns]. - Note 28. Pulse width of a input signal is defined as the width between the first crossing of Vref(dc) and the consecutive crossing of Vref(dc). - Note 29. tDQSL describes the instantaneous differential input low pulse width on DQS DQS#, as measured from one falling edge to the next consecutive rising edge. - Note 30. tDQSH describes the instantaneous differential input high pulse width on DQS DQS#, as measured from one rising edge to the next consecutive falling edge. - Note 31. tDQSH, act + tDQSL, act = 1 tCK, act; with tXYZ, act being the actual measured value of the respective timing parameter in the application. - Note 32. tDQSH, act + tDSS, act = 1 tCK, act; with tXYZ, act being the actual measured value of the respective timing parameter in the application. - Note 33. The CL and CWL settings result in tCK requirements. When making a selection of tCK, both CL and CWL requirement settings need to be fulfilled ## 6 Package Outlines Figure 7 reflects the current status of the outline dimensions of the DDR3(L) packages for 1Gbit component x8 configuration. Figure 7- 78-Ball FBGA Package 7.5x10. 6x1.2 mm (max) Outline Drawing Information | | Crymbal | D | Dimension in mm | | | Dimension in inch | | | |----------------------|------------|-------------|-----------------|-------------|--------|-------------------|--------|--| | | Symbol | Min | Normal | Max | Min | Normal | Max | | | TOTAL THICKNESS | A | | 1.13 | 1.20 | | 0.0445 | 0.0472 | | | STAND OFF | <b>A</b> 1 | 0.30 | 0.34 | 0.38 | 0.0118 | 0.0134 | 0.0150 | | | SBT+MOLD THICKNESS | A2 | 0.75 | 0.79 | 0.83 | 0.0295 | 0.0311 | 0.0327 | | | MOLD THICKNESS | A3 | 0.52 | 0.55 | 0.58 | 0.0205 | 0.0217 | 0.0228 | | | SUBSTRATE THICKNESS | A5 | 0.21 | 0.24 | 0.27 | 0.0083 | 0.0094 | 0.0106 | | | SLOT THICKNESS | A6 | 0.142 | 0.155 | 0.168 | 0.0056 | 0.0061 | 0.0066 | | | SLOT WIDTH | A7 | 1.90 | 2.00 | 2.10 | 0.0748 | 0.0787 | 0.0827 | | | BALL WIDTH | Фb | 0.42 | 0.47 | 0.52 | 0.0165 | 0.0185 | 0.0205 | | | BALL PITCH | d | 0.80 | | | 0.0315 | | | | | DALL PITCH | e | | 0.80 | | 0.0315 | | | | | BALL COUNT | n | | | 7 | 78 | | | | | BODY SIZE | D | 10.50 | 10.60 | 10.70 | 0.4134 | 0.4173 | 0.4213 | | | BODY SIZE | E | 7.40 | 7.50 | 7.60 | 0.2913 | 0.2953 | 0.2992 | | | EDGE BALL | D1 | 9.50 | 9.60 | 9.70 | 0.3740 | 0.3780 | 0.3819 | | | CENTER TO CENTER | E1 | 6.30 | 6.40 | 6.50 | 0.2480 | 0.2520 | 0.2559 | | | PKG EDGE TOLERANCE | aaa | | 0.10 | | | 0.0039 | | | | MOLD FLATNESS | ccc | 0.10 0.0 | | | 0.0039 | | | | | COPLANRITY | ddd | | 0.08 | | | 0.0031 | | | | BALL OFFSET(PACKAGE) | eee | 0.15 | | | 0.0059 | | | | | BALL OFFSET(BALL) | fff | 0.05 0.0020 | | | | | | | | JEDEC | | | | MO-242(REF) | | | | | # 7 Product Type Nomenclature For reference the UniIC SDRAM component nomenclature is enclosed in this chapter Table 33 - DDR3(L) Memory Components | Field | Description | Values | Coding | |-------|------------------------|--------|-------------------------------------| | 1 | UniIC Component Prefix | SCB | UniIC | | 2 | Voltage | 13 | VDD, VDDQ=1.35V (1.283V ~ 1.45V) | | 3 | DRAM Technology | Н | DDR3 | | 4 | Density | 1G | 1 Gbit | | 5 | Number of I/Os | 8 | X8 | | 6 | Product Variant | 09 | - | | | | А | First | | | Die Revision | В | Second | | 7 | | С | Third | | | | D | Fourth | | | | Е | Fifth | | 8 | Package, | F | FBGA | | 0 | Dames | _ | Standard power product | | 9 | Power | L | Low power product | | 10 | Speed Crade | 11M | CL-Trcd-Trp =13-13-13 | | 10 | Speed Grade | 09N | CL-Trcd-Trp =14-14-14 | | 11 | Tomporatura Danga | Blank | Commercial Temperature Range:0~95°C | | 11 | Temperature Range | 1 | Industiral Temperature:-40~95℃ | # List of Figures | Figure 1- Ball out for 128Mb x8 Components (FBGA-78) | 8 | |------------------------------------------------------------------------------------------|----| | Figure 2- Reference Load for AC Timings and Output Slew Rates | 23 | | Figure 3- Single ended requirement for differential signals | 27 | | Figure 4- Vix definition | 28 | | Figure 5- AC Overshoot / Undershoot Definitions for Address and Control Signals | 33 | | Figure 6- AC Overshoot / Undershoot Definitions for Clock, Data, Strobe and Mask Signals | 34 | | Figure 7- 78-Ball FBGA Package 7.5x10, 6x1.2 mm (max) Outline Drawing Information | 44 | # **List of Tables** | Table 1 - Ordering Information for 1Gbit DDR3(L) Component | 5 | |---------------------------------------------------------------------------------------------|----| | Table 2 - Input / Output Signal Functional Description | 6 | | Table 3 - 1Gbit DDR3 SDRAM Addressing | 9 | | Table 4 - Command Truth Table | 10 | | Table 5 - Clock Enable (CKE) Truth Table for Synchronous Transitions | 11 | | Table 6 - Data Mask (DM) Truth Table | 12 | | Table 7 - MR0 Mode register Definition (BA[2:0]=000 <sub>B</sub> ) | 14 | | Table 8 - MR1 Mode Register Definition (BA[2:0]=001 <sub>B</sub> ) | 16 | | Table 9 - MR2 Mode Register Definition (BA[2:0]=010 <sub>B</sub> ) | 18 | | Table 10 - MR3 Mode Register Definition (BA[2:0]=011 <sub>B</sub> ) | 19 | | Table 11 - Bit Order during Burst | 20 | | Table 12 - The relationship between tREFI and component Operating Temperature | 21 | | Table 13 - Absolute Maximum Ratings | 22 | | Table 14 - DC Operating Conditions | 22 | | Table 15 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals | 24 | | Table 16 - DC and AC Input Levels for Single-Ended DQ and DM Signals | 25 | | Table 17 - Differential swing requirement for clock (CK - CK#) and strobe (DQS - DQS#) | 25 | | Table 18 - Allowed Time Before Ringback (tDVAC) for CK - CK# and DQS - DQS# | 26 | | Table 19 - Each Single-Ended Levels for CK, DQS, DQS#, CK# | 27 | | Table 20 - Cross Point Voltage for Differential Input Signals (CK, DQS) | 28 | | Table 21 - DC and AC Output Levels for Single-Ended Signals | 28 | | Table 22 - AC Output Levels for Differential Signals | 29 | | Table 23 - Output Slew Rates | 30 | | Table 24 - ODT DC Impedance and Mid-Level Characteristics | 30 | | Table 25 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift | 31 | | Table 26 - OTD DC Impedance Sensitivity Parameters | 31 | | Table 27 - Interface Capacitance Values | 32 | | Table 28 - AC Overshoot / Undershoot Specification for Address and Control Signals | 33 | | Table 29 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals | 33 | | Table 30 - IDD Specification parameters and test conditions (VDD = 1.35V) | 35 | | Table 31 - IDD Specification parameters and test conditions (VDD = 1.5V) | 36 | | Table 32 - Electrical Characteristics and Recommended A.C. Operating Conditions | 39 | | Table 33 - DDR3(L) Memory Components | 46 | Edition 2024-05 Published by Xi'an UniIC Semiconductors CO., Ltd. Xi'an: 4th Floor, Building A, No. 38 Gaoxin 6th Road, Xian High-tech Industries Development Zone Xi'an, Shaanxi 710075, P. R. China Tel: +86-29-88318000 Fax: +86-29-88453299 #### info@unisemicon.com © UnilC 2024. All Rights Reserved. #### **Legal Disclaimer** THE INFORMATION GIVEN IN THIS INTERNET DATA SHEET SHALL IN NO EVENT BE REGARDED AS A GUARANTEE OF CONDITIONS OR CHARACTERISTICS. WITH RESPECT TO ANY EXAMPLES OR HINTS GIVEN HEREIN, ANY TYPICAL VALUES STATED HEREIN AND/OR ANY INFORMATION REGARDING THE APPLICATION OF THE DEVICE, UNIIC HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND, INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest UniIC Office. ### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest UniIC Office. UnilC Components may only be used in life-support devices or systems with the express written approval of UnilC, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. ## www.unisemicon.com