June. 2024



# SCB13H2G160EF SCB13H2G800EF

2Gbit DDR3L SDRAM EU RoHS Compliant Products

# **Data Sheet**

Rev. H





| <b>Revision His</b> | Revision History |                                              |  |  |  |
|---------------------|------------------|----------------------------------------------|--|--|--|
| Date                | Revision         | Subjects (major changes since last revision) |  |  |  |
| 2019-07-01          | А                | Initial Release                              |  |  |  |
| 2019-08-01          | В                | 1.Updae 1866 IDD;<br>2.Add 2133Mbps product  |  |  |  |
| 2019-11-01          | С                | Modify latency and tRAS                      |  |  |  |
| 2020-03-04          | D                | Modify 2.0 Product List-Max Clock            |  |  |  |
| 2020-03-24          | E                | Updated and released                         |  |  |  |
| 2020-03-31          | F                | Add x8 Products                              |  |  |  |
| 2020-08-24          | G                | Add Products of industrial grade             |  |  |  |
| 2024-06-03          | Н                | Modify Typo                                  |  |  |  |

We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: info@unisemicon.com



# Contents

| Con  | tents  |           |                                                                | 3    |
|------|--------|-----------|----------------------------------------------------------------|------|
| 1    | Ove    | rview     |                                                                | 4    |
|      | 1.1    | Fea       | tures                                                          | 4    |
|      | 1.2    | Pro       | duct List                                                      | 5    |
|      | 1.3    | DDI       | R3L SDRAM Addressing                                           | 6    |
|      | 1.4    | Pac       | kage Ball out                                                  | 7    |
|      |        | 1.4.1     | Ball out for 256 Mb × 8 Components                             | 7    |
|      |        | 1.4.2     | Input / Output Signal Functional Description for x8 Component  | 8    |
|      |        | 1.4.3     | Ball out for 128 Mb × 16 Components                            | .10  |
|      |        | 1.4.4     | Input / Output Signal Functional Description for x16 Component | . 11 |
| 2    | Fund   | ctional D | Description                                                    | .13  |
|      | 2.1    | Trut      | h Tables                                                       | .13  |
|      | 2.2    | Pov       | ver-up Initialization Sequence                                 | .16  |
|      | 2.3    | Мос       | de Register 0 (MR0)                                            | . 17 |
|      | 2.4    | Мос       | de Register 1 (MR1)                                            | .19  |
|      | 2.5    | Мос       | de Register 2 (MR2)                                            | .21  |
|      | 2.6    | Мос       | de Register 3 (MR3)                                            | .23  |
|      | 2.7    | Bur       | st Order                                                       | .24  |
| 3    | Ope    | rating C  | onditions and Interface Specification                          | .25  |
|      | 3.1    | Abs       | olute Maximum Ratings                                          | .25  |
|      | 3.2    | Ope       | erating Conditions                                             | .25  |
|      | 3.3    | Inte      | rface Test Conditions                                          | .26  |
|      | 3.4    | Volt      | age Levels                                                     | .27  |
|      |        | 3.4.1     | DC and AC Logic Input Levels                                   | .27  |
|      |        | 3.4.2     | DC and AC Output Measurements Levels                           | .29  |
|      | 3.5    | Out       | put Slew Rates                                                 | .29  |
|      | 3.6    | OD        | T DC Impedance and Mid-Level Characteristics                   | . 30 |
|      | 3.7    | OD        | T DC Impedance Sensitivity on Temperature and Voltage Drifts   | . 30 |
|      | 3.8    | Inte      | rface Capacitance                                              | . 31 |
|      | 3.9    | Ove       | ershoot and Undershoot Specification                           | .32  |
| 4    | Spe    | ed Bins,  | AC Timing and IDD                                              | .34  |
|      | 4.1    | Spe       | ed Bins                                                        | .34  |
|      | 4.2    | AC        | Timing Characteristics                                         | . 37 |
|      | 4.3    | IDD       | Specification                                                  | .43  |
| 5    | Pack   | kage Ou   | tlines                                                         | .45  |
| 6    | Proc   | luct Typ  | e Nomenclature                                                 | .46  |
| List | of Fig | ures      |                                                                | .47  |
| List | of Tab | oles      |                                                                | .48  |



# 1 Overview

This chapter gives an overview of the 2Gbit low power Double-Data-Rate-Three (DDR3L) SDRAM component product and describes its main characteristics.

## 1.1 Features

The 2Gbit DDR3L SDRAM offers the following key features:

- 1.35V(1.283-1.45V) supply voltage for  $V_{\rm DD}$  and  $V_{\rm DDQ}$
- Backward compatible DDR3 (1.5V) operation
- Data rate: 1866Mbps/2133Mbps
- SDRAM configurations with ×16 data in/outputs Page Size: 2 KByte page size Row address: A0 to A13 Column address: A0 to A9
- SDRAM configurations with ×8 data in/outputs Page Size: 1 KByte page size Row address: A0 to A14 Column address: A0 to A9
- Asynchronous RESET#
- Auto-Precharge operation for read and write commands
- Refresh, Self-Refresh and power saving Power-down modes; Auto Self-refresh (ASR) and Partial array self refresh (PASR)
- Average Refresh Period
- -7.8us at TC ≤ +85°C
- -3.9us at TC > +85°C
- Operating temperature range:
  - commercial temperature range 0 °C to 95 °C
  - Industrial temperature range -40  $^\circ\text{C}$  to 95  $^\circ\text{C}$
- Data mask function for write operation
- Commands can be entered on each positive clock edge
- Data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
- CAS latency (CL): 5, 6, 7, 8, 9, 10,11, 12,13,14
- Posted CAS with programmable additive latency (AL = 0, CL-1 and CL-2) for improved command, address and data bus efficiency
- Read Latency RL = AL + CL
- Programmable CAS Write Latency (CWL) per operating frequency: 5, 6, 7, 8, 9, 10
- Write Latency WL = AL + CWL

- Burst length 8 (BL8) and burst chop 4(BC4) modes: fixed via mode register (MRS) or selectable On-The-Fly (OTF)
- Programmable read burst ordering: interleaved or sequential
- Multi-purpose register (MPR) for readout of non-memory related information
- System level timing calibration support via write leveling and MPR read pattern
- Differential clock inputs (CK and CK#)
- Bi-directional, differential data strobe pair (DQS and DQS#) is transmitted / received with data. Edge aligned with read data and center-aligned with write data
- DLL aligns transmitted read data and strobe pair transition with clock
- Programmable on-die termination (ODT) for data, data mask and differential strobe pairs
- Dynamic ODT mode for improved signal integrity and pre-selectable termination impedances during writes
- ZQ Calibration for output driver and on-die termination using external reference resistor to ground
- Driver strength : RZQ/7, RZQ/6 (RZQ = 240  $\Omega$ )
- RH-Free(Row Hammer Free) option is available
- Lead and halogen free packages: PG-TFBGA-96 for x16 component PG-TFBGA-78 for x8 component



## 1.2 Product List

 Table 1 shows all possible products within the 2Gbit DDR3L SDRAM component generation. Availability depends on application needs. For UniIC part number nomenclatures see Chapter 6.

| Table 1 - Ordering | Information fo | r 2Gbit DDR3L | Component |
|--------------------|----------------|---------------|-----------|
|--------------------|----------------|---------------|-----------|

| UniIC Part Number            | Max. Clock frequency                        | Org | CAS-RCD-RP<br>latencies | Speed Sort<br>Name | Package    |
|------------------------------|---------------------------------------------|-----|-------------------------|--------------------|------------|
| Commercial Temperature Ra    | nge(0°C ~ +95                               | °C) |                         |                    |            |
| SCB13H2G160EF-09N            | 1066MHz                                     |     | 14-14-14                | DDR3L-2133N        | PG-FBGA-96 |
| SCB13H2G160EF-11M            | 933MHz                                      |     | 13-13-13                | DDR3L-1866M        | PG-FBGA-96 |
| SCB13H2G800EF-09N            | 1066MHz                                     |     | 14-14-14                | DDR3L-2133N        | PG-FBGA-78 |
| SCB13H2G800EF-11M            | 933MHz                                      |     | 13-13-13                | DDR3L-1866M        | PG-FBGA-78 |
| Industrial Temperature Range | Industrial Temperature Range(-40°C ~ +95°C) |     |                         |                    |            |
| SCB13H2G160EF-09NI           | 1066MHz                                     |     | 14-14-14                | DDR3L-2133N        | PG-FBGA-96 |
| SCB13H2G160EF-11MI           | 933MHz                                      |     | 13-13-13                | DDR3L-1866M        | PG-FBGA-96 |
| SCB13H2G800EF-09NI           | 1066MHz                                     |     | 14-14-14                | DDR3L-2133N        | PG-FBGA-78 |
| SCB13H2G800EF-11MI           | 933MHz                                      |     | 13-13-13                | DDR3L-1866M        | PG-FBGA-78 |

1) For detailed information regarding product type of UniIC please see chapter "Product Nomenclature" of this data sheet.

2) CAS: Column Address Strobe.

3) RCD: Row Column Delay.

4) RP: Row Precharge.

5) RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. For more information please visit http://www.unisemicon.com/



# 1.3 DDR3L SDRAM Addressing

### Table 2 - 2Gbit DDR3L SDRAM Addressing

| Configuration               | 128Mb ×16 | 256Mb ×8  | Note |
|-----------------------------|-----------|-----------|------|
| Number of Banks             | 8         | 8         |      |
| Bank Address                | BA[2:0]   | BA[2:0]   |      |
| Row Address                 | A[13:0]   | A[14:0]   |      |
| Column Address              | A[9:0]    | A[9:0]    |      |
| Page Size                   | 2KB       | 1KB       | 1)   |
| Auto-Precharge              | A10   AP  | A10   AP  |      |
| Burst length on-the-fly bit | A12   BC# | A12   BC# |      |

 Page size is the number of bytes of data delivered from the array to the internal sense amplifiers when an ACTIVE command is registered. Page size is per memory bank and calculated as follows: Page Size = 2<sup>COLBITS</sup> × ORG/8, where COLBITS is the number of column address bits and ORG is the number of DQ bits for a given SDRAM configuration (×8 or ×16).



### 1.4 Package Ball out

Figure 1 and Figure 2 show the ball out for DDR3L SDRAM components. See Chapter 5 for package outlines.

5

A

В

С

D

E

F

G

H

J

K

L

M

N

6

### 1.4.1 Ball out for 256 Mb × 8 Components

### Figure 1 - Ball out for 256 Mb ×8 Components (PG-TFBGA-78, Top View)

4

| 1      | 2      | 3    |
|--------|--------|------|
| Vss    | Vdd    | NC   |
| Vss    | Vssq   | DQO  |
| Vddq   | DQ2    | DQS  |
| Vssq   | DQ6    | /DQS |
| Vrefdq | Vddq   | DQ4  |
| NC     | Vss    | /RAS |
| ODT    | Vdd    | /CAS |
| NC     | /cs    | /WE  |
| Vss    | BAO    | BA2  |
| Vdd    | A3     | AO   |
| Vss    | A5     | A2   |
| Vdd    | A7     | A9   |
| Vss    | /RESET | A13  |

| 7        | 8      | 9    |
|----------|--------|------|
| NU /TDQS | Vss    | Vd   |
| DM TDQS  | Vssq   | Vddq |
| DQ1      | DQ3    | Vssq |
| Vdd      | Vss    | Vssq |
| DQ7      | DQ5    | Vddq |
| CK       | Vss    | NC   |
| /CK      | Vdd    | CKE  |
| A10 AP   | ZQ     | NC   |
| NC       | Vrefca | Vss  |
| A12//BC  | BA1    | VDD  |
| A1       | A4     | Vss  |
| A11      | A6     | VDD  |
| A14      | A8     | Vss  |



## 1.4.2 Input / Output Signal Functional Description for x8 Component

| Symbol                                                                               | Туре  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CK, CK#                                                                              | Input | <b>Clock:</b> CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| CKE                                                                                  | Input | <b>Clock Enable:</b> CKE High activates, and CKE Low deactivates internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (active row in any bank). CKE is asynchronous for Self-Refresh exit. After $V_{\text{REFCA}}$ and $V_{\text{REFDQ}}$ have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained High throughout read and write accesses. Input buffers, excluding CK, CK#, ODT, CKE and RESET# are disabled during Power-down. Input buffers, excluding CKE and RESET are disabled during self refresh. |  |
| CS#                                                                                  | Input | <b>Chip Select:</b> All commands are masked when CS# is registered High. CS# provides for external Rank selection on systems with multiple ranks. CS# is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| RAS#, CAS#,<br>WE#                                                                   | Input | <b>Command Inputs:</b> RAS#, CAS# and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| ODT                                                                                  | Input | <b>On-Die Termination:</b> ODT (registered High) enables termination resistance internal to the DDR3L SDRAM. When enabled, ODT is only applied to each DQ, DQS, DQS# and DM/TDQS, NU/TDQS# signal for x8 configurations. The ODT signal will be ignored if the Mode Register MR1 and MR2 are programmed to disable ODT and during Self Refresh.                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| DM Input                                                                             |       | <b>Input Data Mask</b> : DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS. For x8 device, the function of DM or TDQS/TDQS# is enabled by Mode Register A11 setting in MR1.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| TDQS/TDQS# input                                                                     |       | <b>Termination Data Strobe:</b> TDQS/TDQS# is applicable for x8 DRAMs only. When enabled via Mode Register A11 = 1 in MR1, the DRAM will enable the same termination resistance function on TDQS/TDQS# that is applied to DQS/DQS#. When disabled via mode register A11 = 0 in MR1, DM/TDQS will provide the data mask function and TDQS# is not used.                                                                                                                                                                                                                                                                                                                                                                                              |  |
| being applied. Bank address also determines which mode register is to be accessed of |       | <b>Bank Address Inputs:</b> Define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a mode register set cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| A0 - A14                                                                             | Input | Address Inputs: Provides the row address for Active commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10   AP and A12   BC# have additional functions, see below). The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |

### Table 3 - Input / Output Signal Functional Description for x8 Component



| Symbol           | Туре             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A10   AP         | Input            | Auto-Precharge: A10   AP is sampled during Read/Write commands to determine whether Auto-Precharge should be performed to the accessed bank after the Read/Write operation. (High: Auto-Precharge, Low: no Auto-Precharge). A10   AP is sampled during Precharge command to determine whether the Precharge applies to one bank (A10 Low) or all banks (A10 High). If only one bank is to be precharged, the bank is selected by bank addresses. |  |
| A12   BC#        | Input            | <b>Burst Chop:</b> A12   BC# is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (High: no burst chop, Low: burst chopped). See "Command Truth Table" on Page 13 for details.                                                                                                                                                                                                                   |  |
| DQ0 ~ DQ7        | Input/<br>Output | Data Input/Output: Bi-directional data bus.                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| DQS,DQS#         | Input/<br>Output | <b>Data Strobe:</b> Output with read data, input with write data. Edge-aligned with read data, centered in write data. The data strobe DQS is paired with differential signal DQS#, to provide differential pair signaling to the system during reads and writes. DDR3L SDRAM supports differential data strobe only and does not support single-ended.                                                                                          |  |
| RESET#           | Input            | Active Low Asynchronous Reset: Reset is active when RESET# is Low, and inactive when RESET# is High. RESET# must be High during normal operation. RESET# is a CMC rail to rail signal with DC High and Low are 80% and 20% of $V_{DD}$ , RESET# active destructive to data contents.                                                                                                                                                             |  |
| NC               |                  | No Connect: no internal electrical connection is present                                                                                                                                                                                                                                                                                                                                                                                         |  |
| $V_{DDQ}$        | Supply           | DQ Power Supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5V operation                                                                                                                                                                                                                                                                                                                                                                  |  |
| V <sub>SSQ</sub> | Supply           | DQ Ground                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| V <sub>DD</sub>  | Supply           | Power Supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5V operation                                                                                                                                                                                                                                                                                                                                                                     |  |
| V <sub>SS</sub>  | Supply           | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| $V_{REFDQ}$      | Supply           | Reference Voltage for DQ                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| $V_{REFCA}$      | Supply           | Reference Voltage for Command and Address inputs                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| ZQ               | Supply           | Reference ball for ZQ calibration                                                                                                                                                                                                                                                                                                                                                                                                                |  |

Note: Input only pins (BA0-BA2, A0-A14, RAS#, CAS#, WE#, CS#, CKE, ODT, and RESET#) do not supply termination.



## 1.4.3 Ball out for 128 Mb × 16 Components

### Figure 2 - Ball out for 128 Mb ×16 Components (PG-TFBGA-96,Top View)

4

5

A

В

С

D

E

F

G

H

J

K

L

M

N

Ρ

R

Т

| 1      | 2      | 3     |
|--------|--------|-------|
| Vddq   | DQU5   | DQU7  |
| Vssq   | Vdd    | Vss   |
| VDDQ   | DQU3   | DQU1  |
| Vssq   | Vddq   | DMU   |
| Vss    | Vssq   | DQLO  |
| Vddq   | DQL2   | DQSL. |
| Vssq   | DQL6   | /DQSL |
| Vrefdq | Vddq   | DQL4  |
| NC     | Vss    | /RAS  |
| ODT    | VdD    | /CAS  |
| NC     | /cs    | /WE   |
| Vss    | BAO    | BA2   |
| Vdd    | A3     | AO    |
| Vss    | A5     | A2    |
| Vdd    | A7     | A9    |
| Vss    | /RESET | A13   |

| 7       | 8      | 9    |
|---------|--------|------|
| DQU4    | Vddq   | Vss  |
| /DQSU   | DQU6   | Vssq |
| DQSU    | DQU2   | Vddq |
| DQUO    | Vssq   | Vdd  |
| DML     | Vssq   | Vddq |
| DQL1    | DQL3   | Vssq |
| Vdd     | Vss    | Vssq |
| DQL7    | DQL5   | Vddq |
| CK      | Vss    | NC   |
| /CK     | Vdd    | CKE  |
| A10  AP | ZQ     | NC   |
| NC      | Vrefca | Vss  |
| A12//BC | BA1    | Vdd  |
| A1      | A4     | Vss  |
| A11     | A6     | Vdd  |
| NC      | A8     | Vss  |

6



## 1.4.4 Input / Output Signal Functional Description for x16 Component

| Symbol                    | Туре             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK, CK#                   | Input            | <b>Clock:</b> CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CKE                       | Input            | <b>Clock Enable:</b> CKE High activates, and CKE Low deactivates internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (active row in any bank). CKE is asynchronous for Self-Refresh exit. After $V_{\text{REFCA}}$ and $V_{\text{REFDQ}}$ have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained High throughout read and write accesses. Input buffers, excluding CK, CK#, ODT, CKE and RESET# are disabled during self refresh. |
| CS#                       | Input            | <b>Chip Select:</b> All commands are masked when CS# is registered High. CS# provides for external Rank selection on systems with multiple ranks. CS# is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RAS#, CAS#,<br>WE#        | Input            | <b>Command Inputs: RAS#</b> , CAS# and WE# (along with CS#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ODT                       | Input            | <b>On-Die Termination:</b> ODT (registered High) enables termination resistance internal to the DDR3L SDRAM. When enabled, ODT is applied to each DQ, DQSU, DQSU#, DQSL, DQSL#, DMU and DML signal for ×16 configurations. The ODT signal will be ignored if the Mode Register MR1 and MR2 are programmed to disable ODT and during Self Refresh.                                                                                                                                                                                                                                                                                                                            |
| DM (DMU), (DML)           | Input            | Input Data Mask : DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH coincident with that input data during a Write access. DM is sampled on both edges of DQS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BA0 - BA2                 | Input            | <b>Bank Address Inputs:</b> Define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a mode register set cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| A0 - A13                  | Input            | <b>Address Inputs:</b> Provides the row address for Active commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10   AP and A12   BC# have additional functions, see below). The address inputs also provide the op-code during Mode Register Set commands.                                                                                                                                                                                                                                                                                                                                      |
| A10   AP                  | Input            | <b>Auto-Precharge:</b> A10   AP is sampled during Read/Write commands to determine whether Auto-Precharge should be performed to the accessed bank after the Read/Write operation. (High: Auto-Precharge, Low: no Auto-Precharge). A10   AP is sampled during Precharge command to determine whether the Precharge applies to one bank (A10 Low) or all banks (A10 High). If only one bank is to be precharged, the bank is selected by bank addresses.                                                                                                                                                                                                                      |
| A12   BC#                 | Input            | <b>Burst Chop:</b> A12   BC# is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (High: no burst chop, Low: burst chopped). See "Command Truth Table" on Page 13 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| DQ(DQL0~7),<br>(DQU0~7)   | Input/<br>Output | Data Input/Output: Bi-directional data bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DQSL,DQSL#<br>DQSU, DQSU# | Input/<br>Output | <b>Data Strobe:</b> Output with read data, input with write data. Edge-aligned with read data, centered in write data. For the x16, DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobe DQSL and DQSU are paired with differential signals DQSL# and DQSU#, respectively, to provide differential pair signaling to the system during reads and writes. DDR3L SDRAM supports differential data strobe only and does not support single-ended.                                                                                                                                                                              |

### Table 4 - Input / Output Signal Functional Description for x16 Component



| Symbol             | Туре   | Function                                                                                                                                                                                                                                                                                     |
|--------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET#             | Input  | Active Low Asynchronous Reset: Reset is active when RESET# is Low, and inactive when RESET# is High. RESET# must be High during normal operation. RESET# is a CMOS rail to rail signal with DC High and Low are 80% and 20% of $V_{\rm DD}$ , RESET# active is destructive to data contents. |
| NC                 | —      | No Connect: no internal electrical connection is present                                                                                                                                                                                                                                     |
| $V_{DDQ}$          | Supply | DQ Power Supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5V operation                                                                                                                                                                                                              |
| V <sub>SSQ</sub>   | Supply | DQ Ground                                                                                                                                                                                                                                                                                    |
| $V_{DD}$           | Supply | Power Supply: 1.35V, 1.283 - 1.45V operational; compatible to 1.5V operation                                                                                                                                                                                                                 |
| $V_{\rm SS}$       | Supply | Ground                                                                                                                                                                                                                                                                                       |
| $V_{REFDQ}$        | Supply | Reference Voltage for DQ                                                                                                                                                                                                                                                                     |
| V <sub>REFCA</sub> | Supply | Reference Voltage for Command and Address inputs                                                                                                                                                                                                                                             |
| ZQ                 | Supply | Reference ball for ZQ calibration                                                                                                                                                                                                                                                            |

Note: Input only pins (BA0-BA2, A0-A13, RAS#, CAS#, WE#, CS#, CKE, ODT, and RESET#) do not supply termination.

# UnilC

# 2 Functional Description

# 2.1 Truth Tables

The truth tables list the input signal values at a given clock edge which represent a command or state transition expected to be executed by the DDR3L SDRAM. Table 5 lists all valid commands to the DDR3L SDRAM. For a detailed description of the various power mode entries and exits please refer to Table 6. In addition, the DM functionality is described in Table 7.

|                                                 |              | CI       | <b>KE</b> |    |        |        |        | BA0    | A13    | A12    | A10    | A0       |           |
|-------------------------------------------------|--------------|----------|-----------|----|--------|--------|--------|--------|--------|--------|--------|----------|-----------|
| Function                                        | Abbreviation | Previous | Current   | CS | RAS    | CAS    | WE     |        | - A14  | / BC   | / AP   | - A9,A11 | Notes     |
|                                                 |              | Cycle    | Cycle     |    |        |        |        | BA2    |        |        |        |          |           |
| Mode Register Set                               | MRS          | Н        | Н         | L  | L      | L      | L      | BA     |        |        | P Code |          |           |
| Refresh                                         | REF          | Н        | Н         | L  | L      | L      | Н      | V      | V      | V      | V      | V        |           |
| Self Refresh Entry                              | SRE          | Н        | L         | L  | L      | L      | Н      | V      | V      | V      | V      | V        | 7)9)12)   |
| Self Refresh Exit                               | SRX          | L        | Н         | H  | X<br>H | X<br>H | X<br>H | X<br>V | X<br>V | X<br>V | X<br>V | X<br>V   | 7)8)9)12) |
| Single Bank Precharge                           | PRE          | Н        | Н         | L  | L      | Н      | L      | BA     | V      | V      | L      | V        |           |
| Precharge all Banks                             | PREA         | Н        | Н         | L  | L      | Н      | L      | V      | V      | V      | Н      | V        |           |
| Bank Activate                                   | ACT          | Н        | Н         | L  | L      | Н      | Н      | BA     | ŀ      | Row Ac | dress  | (RA)     |           |
| Write (Fixed BL8 or BL4)                        | WR           | Н        | Н         | L  | Н      | L      | L      | BA     | RFU    | V      | L      | CA       |           |
| Write (BL4, on the Fly)                         | WRS4         | Н        | Н         | L  | Н      | L      | L      | BA     | RFU    | L      | L      | CA       |           |
| Write (BL8, on the Fly)                         | WRS8         | Н        | Н         | L  | Н      | L      | L      | BA     | RFU    | Н      | L      | CA       |           |
| Write with Auto Precharge<br>(Fixed BL8 or BL4) | WRA          | н        | Н         | L  | н      | L      | L      | ΒА     | RFU    | V      | н      | CA       |           |
| Write with Auto Precharge<br>(BL4, on the Fly)  | WRAS4        | н        | Н         | L  | н      | L      | L      | BA     | RFU    | L      | н      | CA       |           |
| Write with Auto Precharge<br>(BL8, on the Fly)  | WRAS8        | Н        | Н         | L  | н      | L      | L      | ВА     | RFU    | Н      | н      | CA       |           |
| Read (Fixed BL8 or BL4)                         | RD           | Н        | Н         | L  | Н      | L      | Н      | BA     | RFU    | V      | L      | CA       |           |
| Read (BL4, on the Fly)                          | RDS4         | Н        | Н         | L  | Н      | L      | Н      | BA     | RFU    | L      | L      | CA       |           |
| Read (BL8, on the Fly)                          | RDS8         | Н        | Н         | L  | Н      | L      | Н      | BA     | RFU    | Н      | L      | CA       |           |
| Read with Auto Precharge<br>(Fixed BL8 or BL4)  | RDA          | н        | Н         | L  | н      | L      | н      | ΒА     | RFU    | V      | н      | CA       |           |
| Read with Auto Precharge<br>(BL4, on the Fly)   | RDAS4        | Н        | Н         | L  | Н      | L      | н      | BA     | RFU    | L      | н      | CA       |           |
| Read with Auto Precharge<br>(BL8, on the Fly)   | RDAS8        | н        | Н         | L  | н      | L      | н      | BA     | RFU    | Н      | н      | CA       |           |
| No Operation                                    | NOP          | Н        | Н         | L  | Н      | Н      | Н      | V      | V      | V      | V      | V        | 10)       |
| Device Deselected                               | DES          | Н        | Н         | Н  | Х      | Х      | Х      | Х      | Х      | Х      | Х      | Х        | 11)       |
| ZQ calibration Long                             | ZQCL         | Н        | Н         | L  | Н      | Н      | L      | Х      | Х      | Х      | Н      | Х        |           |
| ZQ calibration Short                            | ZQCS         | Н        | Н         | L  | Н      | Н      | L      | Х      | Х      | Х      | L      | Х        |           |
| Power Down Entry                                | PDE          | н        | L         | L  | Н      | Н      | Н      | V      | V      | V      | V      | V        |           |
|                                                 |              |          | L         | Н  | Х      | Х      | Х      | Х      | Х      | Х      | Х      | Х        | 6)12)     |
| Power Down Exit                                 | PDX          | L        | н         | L  | Н      | Н      | Н      | V      | V      | V      | V      | V        |           |
|                                                 |              |          |           | Н  | Х      | Х      | Х      | Х      | Х      | Х      | Х      | Х        | 6)12)     |

### Table 5 - Command Truth Table



Notes 1) - 4) apply to the entire Command Truth Table. Note 5) apply to all Read/Write command.

- 1) All DDR3L SDRAM commands are defined by states of CS#, RAS#, CAS#, WE# and CKE at the rising edge of the clock. The MSB of BA, RA, and CA are device density and configuration dependant.
- 2) RESET# is Low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function.
- 3) Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register.
- 4) "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level".
- 5) Burst reads or writes cannot be terminated or interrupted and Fixed/on the fly BL will be defined by MRS.
- 6) The Power Down Mode does not perform any refresh operations.
- 7) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.
- 8) Self refresh exit is asynchronous.
- 9) VREF(Both VREFDQ and VREFCA) must be maintained during Self Refresh operation. VrefDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self Refresh operation, provided that VrefDQ is valid and stable prior to CKE going back High and that first Write operation or first Write Leveling Activity may not occur earlier than 512 nCK after exit from Self Refresh.
- 10) The No Operation command (NOP) should be used in cases when the DDR3L SDRAM is in an idle or a wait state. The purpose of the No Operation command (NOP) is to prevent the DDR3L SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle.
- 11) The Deselect command performs the same function as a No Operation command.
- 12) Refer to the CKE Truth Table for more detail with CKE transition.

| Current State 1) | CKE(N-1) <sup>2)</sup> | CKE(N) <sup>2)</sup> | Command (N) <sup>3)</sup> | Action (N) <sup>3)</sup>           | Note                |
|------------------|------------------------|----------------------|---------------------------|------------------------------------|---------------------|
|                  | Previous<br>Cycle      | Current<br>Cycle     | RAS#, CAS#, WE#,<br>CS#   |                                    |                     |
| Power Down       | L                      | L                    | Х                         | Maintain Power Down                | 4)5)6)7)8)9)        |
|                  | L                      | Н                    | DES or NOP                | Power Down Exit                    | 4)5)6)7)8)10)       |
| Self Refresh     | L                      | L                    | Х                         | Maintain Self Refresh              | 4)5)6)7)9)11)       |
|                  | L                      | Н                    | DES or NOP                | Self Refresh Exit                  | 4)5)6)7)11)12)13)   |
| Bank(s) Active   | Н                      | L                    | DES or NOP                | Active Power Down Entry            | 4)5)6)7)8)10)14)    |
| Reading          | н                      | L                    | DES or NOP                | Power Down Entry                   | 4)5)6)7)8)10)14)15) |
| Writing          | Н                      | L                    | DES or NOP                | Power Down Entry                   | 4)5)6)7)8)10)14)15) |
| Precharging      | Н                      | L                    | DES or NOP                | Power Down Entry                   | 4)5)6)7)8)10)14)15) |
| Refreshing       | Н                      | L                    | DES or NOP                | Precharge Power Down Entry         | 4)5)6)7)10)         |
| All Banks Idle   | Н                      | L                    | DES or NOP                | Precharge Power Down Entry         | 4)5)6)7)8)10)14)16) |
|                  | Н                      | L                    | REF                       | Self Refresh Entry                 | 4)5)6)7)14)16)17)   |
| Any other state  | Refer to "Co           | mmand Truth          | Table" on Page 13 for mo  | re detail with all command signals | 4)5)6)7)18)         |

#### Table 6 - Clock Enable (CKE) Truth Table for Synchronous Transitions

1) Current state is defined as the state of the DDR3L SDRAM immediately prior to clock edge N.

2) CKE(N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.

3) COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N),ODT is not included here.

4) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.

5) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.

6) CKE must be registered with the same value on t<sub>CKE.MIN</sub> consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the t<sub>CKE.MIN</sub> clocks of registeration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of t<sub>IS</sub> + t<sub>CKE.MIN</sub> + t<sub>IH</sub>.

- 7) DES and NOP are defined in "Command Truth Table" on Page 13.
- 8) The Power Down does not perform any refresh operations
- 9) X means Don't care (including floating around V<sub>REFCA</sub>) in Self Refresh and Power Down. It also applies to address pins.

10) Valid commands for Power Down Entry and Exit are NOP and DES only

- 11) V<sub>REF</sub> (both V<sub>REFCA</sub> and V<sub>REFDQ</sub>) must be maintained during Self Refresh operation. VrefDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self Refresh operation, provided that VrefDQ is valid and stable prior to CKE going back High and that first Write operation or first Write Leveling Activity may not occur earlier than 512 nCK after exit from Self Refresh.
- 12) On Self Refresh Exit DES or NOP commands must be issued on every clock edge occurring during the *t*<sub>XS</sub> period. Read, or ODT commands may be issued only after *t*<sub>XSDLL</sub> is satisfied.



- 13) Valid commands for Self Refresh Exit are NOP and DES only.
- 14) Self Refresh can not be entered while Read or Write operations are in progress.
- 15) If all banks are closed at the conclusion of a read, write or precharge command then Precharge Power-down is entered, otherwise Active Power-down is entered.
- 16) 'Idle state' is defined as all banks are closed (t<sub>RP</sub>, t<sub>DAL</sub>, etc. satisfied), no data bursts are in progress, CKE is High, and all timings from previous operations are satisfied (t<sub>MRD</sub>, t<sub>MOD</sub>, t<sub>RFC</sub>, t<sub>ZQ.INIT</sub>, t<sub>ZQ.OPER</sub>, t<sub>ZQCS</sub>, etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied (t<sub>XS</sub>, t<sub>XP</sub>, t<sub>XPDLL</sub>, etc.).
- 17) Self Refresh mode can only be entered from the All Banks Idle state.
- 18) Must be a legal command as defined in "Command Truth Table" on Page 13.

#### Table 7 - Data Mask (DM) Truth Table

| Name (Function) | DM | DQs   |
|-----------------|----|-------|
| Write Enable    | L  | Valid |
| Write Inhibit   | Н  | X     |



# 2.2 Power-up Initialization Sequence

The following sequence is required for POWER UP and Initialization.

- Apply power (RESET# is recommended to be maintained below 0.2 x VDD; all other inputs may be undefined). RESET# needs to be maintained for minimum 200 us with stable power. CKE is pulled "Low" anytime before RESET# being de-asserted (min. time 10 ns). The power voltage ramp time between 300 mv to VDDmin must be no greater than 200 ms; and during the ramp, VDD > VDDQ and (VDD - VDDQ) < 0.3 volts.</li>
  - · VDD and VDDQ are driven from a single power converter output, AND
  - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.95 V max once power ramp is finished, AND
  - Vref tracks VDDQ/2.

OR

- Apply VDD without any slope reversal before or at the same time as VDDQ.
- Apply VDDQ without any slope reversal before or at the same time as VTT & Vref.
- The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side.
- 2. After RESET# is de-asserted, wait for another 500 us until CKE becomes active. During this time, the DRAM will start internal state initialization; this will be done independently of external clocks.
- 3. Clocks (CK, CK#) need to be started and stabilized for at least 10 ns or 5 tCK (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding set up time to clock (tIS) must be met. Also, a NOP or Deselect command must be registered (with tIS set up time to clock) before CKE goes active. Once the CKE is registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequence is finished, including expiration of tDLLK and tZQinit.
- 4. The DDR3L SDRAM keeps its on-die termination in high-impedance state as long as RESET# is asserted. Further, the SDRAM keeps its on-die termination in high impedance state after RESET# deassertion until CKE is registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQinit.
- 5. After CKE is being registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS command to load mode register. (tXPR=max (tXS ; 5 x tCK)
- 6. Issue MRS Command to load MR2 with all application settings. (To issue MRS command for MR2, provide "Low" to BA0 and BA2, "High" to BA1.)
- 7. Issue MRS Command to load MR3 with all application settings. (To issue MRS command for MR3, provide "Low" to BA2, "High" to BA0 and BA1.)
- 8. Issue MRS Command to load MR1 with all application settings and DLL enabled. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to BA1 BA2).
- 9. Issue MRS Command to load MR0 with all application settings and "DLL reset". (To issue DLL reset command, provide "High" to A8 and "Low" to BA0-2).
- 10. Issue ZQCL command to starting ZQ calibration.
- 11. Wait for both tDLLK and tZQinit completed.
- 12. The DDR3L SDRAM is now ready for normal operation.



# 2.3 Mode Register 0 (MR0)

The mode register MR0 stores the data for controlling various operating modes of DDR3L SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR (write recovery time for auto-precharge) and DLL control for precharge Power-Down, which includes various vendor specific options to make DDR3L SDRAM useful for various applications. The mode register is written by asserting Low on CS#, RAS#, CAS#, WE#, BA0, BA1, and BA2, while controlling the states of address pins according to Table 8.

| BA2 | BA1 | BA0 | A14<br>A13      | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3  | A2 | A1 | A0 |
|-----|-----|-----|-----------------|-----|-----|-----|----|----|----|----|----|----|-----|----|----|----|
| 0   | 0   | 0   | 0 <sup>1)</sup> | PPD |     | WR  |    |    | ТМ | CL |    |    | RBT | CL | В  | L  |

### Table 8 - MR0 Mode Register Definition (BA[2:0]=000<sub>B</sub>)

| Field | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BL    | A[1:0]             | Burst Length (BL) and Control MethodNumber of sequential bits per DQ related to one Read/Write command. $00_B$ BL8MRS mode with fixed burst length of 8. A12   BC# at Read or Write command time is Don't<br>care at read or write command time. $01_B$ BLOTF on-the-fly (OTF) enabled using A12   BC# at Read or Write command time. When A12  <br>BC# is High during Read or Write command time a burst length of 8 is selected (BL8OTF mode).<br>When A12   BC# is Low, a burst chop of 4 is selected (BC4OTF mode). Auto-Precharge can be<br>enabled or disabled. $10_B$ BC4MRS mode with fixed burst chop of 4 with $t_{CCD} = 4 \times n_{CK}$ . A12   BC# is Don't care at Read or<br>Write command time. $11_B$ TBD Reserved |
| RBT   | A3                 | Read Burst Type       0 <sub>B</sub> Nibble Sequential       1 <sub>B</sub> Interleaved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| CL    | A[6:4,2]           | CAS Latency (CL)<br>CAS Latency is the delay, in clock cycles, between the internal Read command and the availability of the<br>first bit of output data.<br><i>Note: For more information on the supported CL and AL settings based on the operating clock frequency.</i><br><i>Note: All other bit combinations are reserved.</i><br>0000 <sub>B</sub> RESERVED<br>0010 <sub>B</sub> 5<br>0100 <sub>B</sub> 6<br>0110 <sub>B</sub> 7<br>1000 <sub>B</sub> 8<br>1010 <sub>B</sub> 9<br>1100 <sub>B</sub> 10<br>1110 <sub>B</sub> 11<br>0001 <sub>B</sub> 12<br>0011 <sub>B</sub> 13<br>0101 <sub>B</sub> 14                                                                                                                         |

# S UnilC

| Field  | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ТМ     | A7                 | Test ModeThe normal operating mode is selected by MR0(bit A7 = 0) and all other bits set to the desired valuesshown in this table. Programming bit A7 to a 1 places the DDR3L SDRAM into a test mode that is onlyused by the SDRAM manufacturer and should NOT be used. No operations or functionality is guaranteedif A7 = 1.O <sub>B</sub> Normal Mode1O <sub>B</sub> Normal Mode1                                                                                                                                                                                                                                                                                                                                                                                   |
| DLLres | A8                 | DLL ResetThe internal DLL Reset bit is self-clearing, meaning it returns back to the value of 0 after the DLL resetfunction has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Anytime the DLL reset function is used, $t_{DLLK}$ must be met before any functions that require the DLL can beused (i.e. Read commands or synchronous ODT operations). $0_B$ No DLL Reset $1_B$ DLL Reset triggered                                                                                                                                                                                                                                                                                                                                   |
| WR     | A[11:9]            | Write Recovery for Auto-PrechargeNumber of clock cycles for write recovery during Auto-Precharge. WR <sub>MIN</sub> in clock cycles is calculated by<br>dividing $t_{WR(MIN)}$ (in ns) by the actual $t_{CK(AVG)}$ (in ns) and rounding up to the next integer: WR <sub>MIN</sub> $[n_{CK}] =$<br>Roundup $(t_{WR.MIN}[ns] / t_{CK.AVG}[ns])$ . The WR value in the mode register must be programmed to be equal<br>or larger than WR <sub>MIN</sub> . The resulting WR value is also used with $t_{RP}$ to determine $t_{DAL}$ . Since WR of 9 and<br>11 is not implemented in DDR3L and the above formula results in these values, higher values have to<br>be programmed. $000_B$ Reserved $001_B$ 5 $010_B$ 6 $011_B$ 7 $100_B$ 8 $101_B$ 10 $110_B$ 12 $111_B$ 14 |
| PPD    | A12                | <ul> <li>Precharge Power-Down DLL Control         Active Power-Down will always be with DLL-on. Bit A12 will have no effect in this case. For Precharge Power-Down, bit A12 in MR0 is used to select the DLL usage as shown below.         0<sub>B</sub> Slow Exit. DLL is frozen during precharge Power-down.Read and synchronous ODT commands are only allowed after t<sub>XPDLL</sub>.         1<sub>B</sub> Fast Exit. DLL remains on during precharge Power-down.Any command can be applied after t<sub>XP</sub>, provided that other timing parameters are satisfied.     </li> </ul>                                                                                                                                                                            |

1) A14,A13 - even if not available on a specific device - must be programmed to  $0_B$ .



# 2.4 Mode Register 1 (MR1)

The Mode Register MR1 stores the data for enabling or disabling the DLL, output driver strength,  $R_{TT}$ -Nom impedance, additive latency (AL), Write leveling enable and Qoff (output disable). The Mode Register MR1 is written by asserting Low on CS#, RAS#, CAS#, WE#, High on BA0 and Low on BA1and BA2, while controlling the states of address pins according to Table 9.

| BA2 | BA1 | BA0 | A14<br>A13 | A12  | A11  | A10 | A9          | A8  | A7    | A6          | A5  | A4 | A3 | A2          | A1  | A0  |
|-----|-----|-----|------------|------|------|-----|-------------|-----|-------|-------------|-----|----|----|-------------|-----|-----|
| 0   | 0   | 1   | 01)        | Qoff | TDQS | 01) | RTT_<br>nom | 01) | Level | RTT_<br>nom | DIC | A  | L  | RTT_<br>nom | DIC | DLL |

### Table 9 - MR1 Mode Register Definition (BA[2:0]=001<sub>B</sub>)

| Field               | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DLLdis              | A0                 | <b>DLL Disable</b><br>The DLL must be enabled for normal operation. DLL enable is required during power up initialization, after reset and upon returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with MR1(A0 = 0), the DLL is automatically disabled when entering Self-Refresh operation and is automatically re-enabled and reset upon exit of Self-Refresh operation. Any time the DLL is enabled, a DLL reset must be issued afterwards. Any time the DLL is reset, $t_{DLLK}$ clock cycles must occur before a Read or synchronous ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the $t_{DQSCK}$ , $t_{AON}$ , $t_{AOF}$ or $t_{ADC}$ parameters. During $t_{DLLK}$ , CKE must continuously be registered high. DDR3L SDRAM does not require DLL for any Write operation, except when RTT_WR is enabled and the DLL is required for proper ODT operation.<br>$0_{B}$ DLL is enabled<br>$1_{B}$ DLL is disabled |
| DIC                 | A[5, 1]            | Output Driver Impedance ControlNote: All other bit combinations are reserved.00:RZQ/601Nominal Drive Strength RON34 = RQZ/7 (nominal 34.3 $\Omega$ , with nominal RZQ = 240 $\Omega$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| R <sub>TT_NOM</sub> | A[9, 6, 2]         | Nominal Termination Resistance of ODT<br>Notes<br>1. If $R_{TT_NOM}$ is used during Writes, only the values $R_{ZQ}/2$ , $R_{ZQ}/4$ and $R_{ZQ}/6$ are allowed.<br>2. In Write leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 1, all $R_{TT_NOM}$ settings are allowed; in<br>Write Leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 0, only $R_{TT_NOM}$ settings of $R_{ZQ}/2$ , $R_{ZQ}/4$ and<br>$R_{ZQ}/6$ are allowed.<br>3. All other bit combinations are reserved.<br>000 <sub>B</sub> ODT disabled, $R_{TT_NOM}$ = off<br>001 <sub>B</sub> RTT60 = RZQ / 4 (nominal 60 $\Omega$ with nominal RZQ = 240 $\Omega$ )<br>010 <sub>B</sub> RTT120 = RZQ / 2 (nominal 120 $\Omega$ with nominal RZQ = 240 $\Omega$ )<br>011 <sub>B</sub> RTT40 = RZQ / 6 (nominal 40 $\Omega$ with nominal RZQ = 240 $\Omega$ )<br>100 <sub>B</sub> RTT20 = RZQ / 12 (nominal 20 $\Omega$ with nominal RZQ = 240 $\Omega$ )<br>101 <sub>B</sub> RTT30 = RZQ / 8 (nominal 30 $\Omega$ with nominal RZQ = 240 $\Omega$ )                                                                                              |

# UnilC

| Field                       | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AL                          | A[4, 3]            | Additive Latency (AL)<br>Any read or write command is held for the time of Additive Latency (AL) before it is issued as internal<br>read or write command.                                                                                                                                                                                                                                                                                                                                                                                    |
|                             |                    | 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register.<br>$00_{B}$ AL = 0 (AL disabled)<br>$01_{B}$ AL = CL - 1<br>$10_{B}$ AL = CL - 2<br>$11_{B}$ Reserved                                                                                                                                                                                                                                                                                                                                               |
| Write<br>Leveling<br>enable | A7                 | Write Leveling Mode         0 <sub>B</sub> Write Leveling Mode Disabled, Normal operation mode         1 <sub>B</sub> Write Leveling Mode Enabled                                                                                                                                                                                                                                                                                                                                                                                             |
| TDQS<br>enable              | A11                | 0 <sub>B</sub> : Disabled<br>1 <sub>B</sub> : Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Qoff                        | A12                | Output DisableUnder normal operation, the SDRAM outputs are enabled during read operation and write leveling<br>for driving data (Qoff bit in the MR1 is set to $0_B$ ). When the Qoff bit is set to $1_B$ , the SDRAM outputs<br>(DQ, DQS, DQS#) will be disabled - also during write leveling. Disabling the SDRAM outputs allows<br>users to run write leveling on multiple ranks and to measure $I_{DD}$ currents during Read operations,<br>without including the output.<br>$0_B$ Output buffer enabled<br>$1_B$ Output buffer disabled |

1) A14,A13 - even if not available on a specific device - must be programmed to  $0_B$ .



# 2.5 Mode Register 2 (MR2)

The Mode Register MR2 stores the data for controlling refresh related features,  $R_{TT_WR}$  impedance, and CAS write latency. The Mode Register MR2 is written by asserting Low on CS#, RAS#, CAS#, WE#, High on BA1 and Low on BA0 and BA2, while controlling the states of address signals according to Table 10.

| BA2 | BA1 | BA0 | A14<br>A13 | A12             | A11             | A10    | A9 | A8              | A7  | A6  | A5  | A4 | A3 | A2   | A1 | A0 |
|-----|-----|-----|------------|-----------------|-----------------|--------|----|-----------------|-----|-----|-----|----|----|------|----|----|
| 0   | 1   | 0   | 01)        | 0 <sup>1)</sup> | 0 <sup>1)</sup> | Rtt_WR |    | 0 <sup>1)</sup> | SRT | ASR | CWL |    |    | PASR |    |    |

| Field | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PASR  | A[2:0]             | Partial Array Self Refresh (PASR)If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the<br>specified self refresh location may get lost if self refresh is entered. During non-self-refresh operation,<br>data integrity will be maintained if $t_{REFI}$ conditions are met. $000_B$ Full array (Banks $000_B - 111_B$ ) $001_B$ Half Array(Banks $000_B - 011_B$ ) $010_B$ Quarter Array(Banks $000_B - 001_B$ ) $011_B$ 1/8th array (Banks $000_B - 111_B$ ) $100_B$ 3/4 array(Banks $010_B - 111_B$ ) $101_B$ Half array(Banks $100_B - 111_B$ ) $111_B$ 1/8th array(Banks $110_B - 111_B$ ) $111_B$ 1/8th array(Banks $111_B$ ) |
| CWL   | A[5:3]             | CAS Write Latency (CWL)Number of clock cycles from internal write command to first write data in.Note: All other bit combinations are reserved. $000_{B}$ 5 ( $t_{CK,AVG} \ge 2.5 \text{ ns}$ ) $001_{B}$ 6 (2.5 ns > $t_{CK,AVG} \ge 1.875 \text{ ns}$ ) $010_{B}$ 7 (1.875 ns > $t_{CK,AVG} \ge 1.5 \text{ ns}$ ) $011_{B}$ 8 (1.5 ns > $t_{CK,AVG} \ge 1.25 \text{ ns}$ ) $100_{B}$ 9 (1.25 ns > $t_{CK,AVG} \ge 1.07 \text{ ns}$ ) $101_{B}$ 10 (1.07 ns > $t_{CK,AVG} \ge 0.935 \text{ ns}$ )Note: Besides CWL limitations on $t_{CK(AVG)}$ , there are also $t_{AA(MIN/MAX)}$ restrictions that need to be observed.                                                   |
| ASR   | A6                 | Auto Self-Refresh (ASR)         When enabled, DDR3L SDRAM automatically provides Self-Refresh power management functions for all supported operating temperature values.         0 <sub>B</sub> Manual SR reference (SRT)         1 <sub>B</sub> ASR enable                                                                                                                                                                                                                                                                                                                                                                                                                  |

### Table 10 - MR2 Mode Register Definition (BA[2:0]=010<sub>B</sub>)





| Field              | Bits <sup>1)</sup> | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SRT                | A7                 | Self-Refresh Temperature Range (SRT)The SRT bit must be programmed to indicate $T_{OPER} > 85$ °C during subsequent self refresh<br>operation. $0_B$ Normal operating temperature range<br>$1_B$ Extended operating temperature range                                                                                                                                                                                                                           |
| R <sub>TT_WR</sub> | A[10:9]            | <ul> <li>Dynamic ODT mode and R<sub>TT_WR</sub> Pre-selection</li> <li>Notes <ol> <li>All other bit combinations are reserved.</li> <li>The R<sub>TT_WR</sub> value can be applied during writes even when R<sub>TT_NOM</sub> is disabled. During write leveling, Dynamic ODT is not available.</li> <li>D0<sub>B</sub> Dynamic ODT mode disabled</li> <li>D1<sub>B</sub> Dynamic ODT mode enabled with R<sub>TT_WR</sub> = RZQ/4 = 60 Ω</li> </ol> </li> </ul> |
|                    |                    | $10_{\rm B}$ Dynamic ODT mode enabled with $R_{\rm TT_WR} = {\rm RZQ}/{\rm 2} = 120\Omega$                                                                                                                                                                                                                                                                                                                                                                      |

1) A14,A13 - even if not available on a specific device - must be programmed to 0<sub>B</sub>.



# 2.6 Mode Register 3 (MR3)

The Mode Register MR3 controls Multipurpose registers and optional On-die thermal sensor (ODTS) feature. The Mode Register MR3 is written by asserting Low on CS#, RAS#, CAS#, WE#, High on BA1 and BA0, and Low on BA2 while controlling the states of address signals according to Table 11.

| BA2 | BA1 | BA0 | A14<br>A13 | A12             | A11             | A10             | A9              | A8              | A7              | A6              | A5              | A4              | A3              | A2  | A1  | A0   |
|-----|-----|-----|------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----|-----|------|
| 0   | 1   | 1   | 01)        | 0 <sup>1)</sup> | MPR | MPR | Rloc |

### Table 11 - MR3 Mode Register Definition (BA[2:0]=011<sub>B</sub>)

| Field   | Bits <sup>1)</sup> | Description                                                                                                                                                                |
|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPR loc | A[1:0]             | Multi Purpose Register Location $00_B$ Pre-defined data pattern for read synchronization $01_B$ RFU $10_B$ RFU $11_B$ ODTS On-Die Thermal sensor readout (optional)        |
| MPR     | A2                 | Multi Purpose Register EnableNote: When MPR is disabled, MR3 A[1:0] will be ignored.00BMPR disabled, normal memory operation1BDataflow from the Multi Purpose register MPR |

1) A14,A13 - even if not available on a specific device - must be programmed to 0<sub>B</sub>.



# 2.7 Burst Order

Accesses within a given burst may be interleaved or nibble sequential depending on the programmed bit A3 in the mode register MR0.

Regarding read commands, the lower 3 column address bits CA[2:0] at read command time determine the start address for the read burst.

Regarding write commands, the burst order is always fixed. For writes with a burst length of 8, the inputs on the lower 3 column address bits CA[2:0] are ignored during the write command. For writes with a burst being chopped to 4, the input on column address 2 (CA[2]) determines if the lower or upper four burst bits are selected. In this case, the inputs on the lower 2 column address bits CA[1:0] are ignored during the write command. The following table shows burst order versus burst start address for reads and writes of bursts of 8 as well as of bursts of 4 operation (burst chop).

| Burst<br>Length | Command | Colur<br>2:0 | nn Ado | dress | Inte | erlea                  | ved I | Burs | t Se | quen | ice |    |                        | ble \$<br>quen |    | ienti | al B | urst |    |    | Note     |
|-----------------|---------|--------------|--------|-------|------|------------------------|-------|------|------|------|-----|----|------------------------|----------------|----|-------|------|------|----|----|----------|
|                 |         |              |        |       |      | Bit Order within Burst |       |      |      |      |     |    | Bit Order within Burst |                |    |       |      |      |    |    |          |
|                 |         | CA2          | CA1    | CA0   | 1.   | 2.                     | 3.    | 4.   | 5.   | 6.   | 7.  | 8. | 1.                     | 2.             | 3. | 4.    | 5.   | 6.   | 7. | 8. | 1        |
| 8               | READ    | 0            | 0      | 0     | 0    | 1                      | 2     | 3    | 4    | 5    | 6   | 7  | 0                      | 1              | 2  | 3     | 4    | 5    | 6  | 7  | 1)       |
|                 |         | 0            | 0      | 1     | 1    | 0                      | 3     | 2    | 5    | 4    | 7   | 6  | 1                      | 2              | 3  | 0     | 5    | 6    | 7  | 4  | 1)       |
|                 |         | 0            | 1      | 0     | 2    | 3                      | 0     | 1    | 6    | 7    | 4   | 5  | 2                      | 3              | 0  | 1     | 6    | 7    | 4  | 5  | 1)       |
|                 |         | 0            | 1      | 1     | 3    | 2                      | 1     | 0    | 7    | 6    | 5   | 4  | 3                      | 0              | 1  | 2     | 7    | 4    | 5  | 6  | 1)       |
|                 |         | 1            | 0      | 0     | 4    | 5                      | 6     | 7    | 0    | 1    | 2   | 3  | 4                      | 5              | 6  | 7     | 0    | 1    | 2  | 3  | 1)       |
|                 |         | 1            | 0      | 1     | 5    | 4                      | 7     | 6    | 1    | 0    | 3   | 2  | 5                      | 6              | 7  | 4     | 1    | 2    | 3  | 0  | 1)       |
|                 |         | 1            | 1      | 0     | 6    | 7                      | 4     | 5    | 2    | 3    | 0   | 1  | 6                      | 7              | 4  | 5     | 2    | 3    | 0  | 1  | 1)       |
|                 |         | 1            | 1      | 1     | 7    | 6                      | 5     | 4    | 3    | 2    | 1   | 0  | 7                      | 4              | 5  | 6     | 3    | 0    | 1  | 2  | 1)       |
|                 | WRITE   | V            | V      | V     | 0    | 1                      | 2     | 3    | 4    | 5    | 6   | 7  | 0                      | 1              | 2  | 3     | 4    | 5    | 6  | 7  | 1)2)     |
| · ·             | tREAD   | 0            | 0      | 0     | 0    | 1                      | 2     | 3    | Т    | Т    | Т   | Т  | 0                      | 1              | 2  | 3     | Т    | Т    | Т  | Т  | 1)3)4)   |
| Chop<br>Mode)   |         | 0            | 0      | 1     | 1    | 0                      | 3     | 2    | Т    | Т    | Т   | Т  | 1                      | 2              | 3  | 0     | Т    | Т    | Т  | Т  | 1)3)4)   |
| widde)          |         | 0            | 1      | 0     | 2    | 3                      | 0     | 1    | Т    | Т    | Т   | Т  | 2                      | 3              | 0  | 1     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 |         | 0            | 1      | 1     | 3    | 2                      | 1     | 0    | Т    | Т    | Т   | Т  | 3                      | 0              | 1  | 2     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 |         | 1            | 0      | 0     | 4    | 5                      | 6     | 7    | Т    | Т    | Т   | Т  | 4                      | 5              | 6  | 7     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 |         | 1            | 0      | 1     | 5    | 4                      | 7     | 6    | Т    | Т    | Т   | Т  | 5                      | 6              | 7  | 4     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 |         | 1            | 1      | 0     | 6    | 7                      | 4     | 5    | Т    | Т    | Т   | Т  | 6                      | 7              | 4  | 5     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 |         | 1            | 1      | 1     | 7    | 6                      | 5     | 4    | Т    | Т    | Т   | Т  | 7                      | 4              | 5  | 6     | Т    | Т    | Т  | Т  | 1)3)4)   |
|                 | WRITE   | 0            | V      | V     | 0    | 1                      | 2     | 3    | Х    | Х    | Х   | Х  | 0                      | 1              | 2  | 3     | Х    | Х    | Х  | Х  | 1)2)4)5) |
|                 |         | 1            | V      | V     | 4    | 5                      | 6     | 7    | х    | х    | Х   | Х  | 4                      | 5              | 6  | 7     | Х    | Х    | Х  | Х  | 1)2)4)5) |

### Table 12 - Bit Order during Burst

1) 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during a burst.

2) V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins.

3) T: output drivers for data and strobe are in high impedance.

4) In case of BC4MRS (burst length being fixed to 4 by MR0 setting), the internal write operation starts two clock cycles earlier than for the BL8 modes. This means that the starting point for t<sub>WR</sub> and t<sub>WTR</sub> will be pulled in by two clocks. In case of BC4OTF mode (burst length being selected on-the-fly via A12 | BC#), the internal write operation starts at the same point in time as a burst of 8 write operation. This means that during on-the-fly control, the starting point for t<sub>WR</sub> and t<sub>WTR</sub> will not be pulled in by two clocks.

5) X: Don't Care.



# 3 Operating Conditions and Interface Specification

# 3.1 Absolute Maximum Ratings

### Table 13 - Absolute Maximum Ratings

| Parameter                                                    | Symbol                    | Rating | Rating |    | Note |
|--------------------------------------------------------------|---------------------------|--------|--------|----|------|
|                                                              |                           | Min.   | Max.   |    |      |
| Voltage on $V_{\text{DD}}$ ball relative to $V_{\text{SS}}$  | $V_{DD}$                  | -0.4   | +1.975 | V  | 1)2) |
| Voltage on $V_{\text{DDQ}}$ ball relative to $V_{\text{SS}}$ | $V_{DDQ}$                 | -0.4   | +1.975 | V  | 1)2) |
| Voltage on any ball relative to $V_{SS}$                     | $V_{\rm IN}, V_{\rm OUT}$ | -0.4   | +1.975 | V  | 1)   |
| Storage Temperature                                          | T <sub>STG</sub>          | -55    | +150   | °C | 1)3) |

Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress
rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of
this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2)  $V_{\text{DD}}$  and  $V_{\text{DDQ}}$  must be within 300mV of each other at all times.  $V_{\text{REFDQ}}$  and  $V_{\text{REFCA}}$  must not be greater than 0.6 x  $V_{\text{DDQ}}$ . When  $V_{\text{DD}}$  and  $V_{\text{DDQ}}$  are less than 500 mV,  $V_{\text{REFDQ}}$  and  $V_{\text{REFCA}}$  may be equal or less than 300 mV.

3) Storage Temperature is the case surface temperature on the center/top side of the SDRAM. For the measurement conditions, please refer to JESD51-2 standard.

# 3.2 Operating Conditions

### Table 14 - SDRAM Component Operating Temperature Range

| Symbol | Parameter             | Rating |      | Unit | Note <sup>1)-4)</sup>  |
|--------|-----------------------|--------|------|------|------------------------|
|        |                       | Min.   | Max. |      |                        |
| T      |                       | 0      | +95  | °C   | Commercial Temperature |
| I OPER | Operating Temperature | -40    | +95  | °C   | Industrial Temperature |

1) Operating Temperature is the case surface temperature on the center / top side of the DRAM.

2) The operating temperature range are the temperatures where all DRAM specification will be supported.

3) When 85 °C≤ TCASE ≤95°C the Auto-Refresh command interval has to be reduced to  $t_{\text{REFI}}$ = 3.9 µs.

### Table 15 - DC Operating Conditions

| Parameter                                                      | Symbol          | Min.                     | Тур.                 | Max.                   | Unit | Note             |
|----------------------------------------------------------------|-----------------|--------------------------|----------------------|------------------------|------|------------------|
| Supply Voltage – DDR3L (1.35V) operation                       | $V_{DD}$        | 1.283                    | 1.35                 | 1.45                   | V    | 1)2)<br>6)7)8)9) |
| Supply Voltage for Output – DDR3L (1.35V) operation            | $V_{DDQ}$       | 1.283                    | 1.35                 | 1.45                   | V    | 1)2)<br>6)7)8)9) |
| Supply Voltage – DDR3 (1.5V) operation                         | $V_{DD}$        | 1.425                    | 1.5                  | 1.575                  | V    | 1)2)<br>10)11)1  |
| Supply Voltage for Output – DDR3 (1.5V) operation              | $V_{DDQ}$       | 1.425                    | 1.5                  | 1.575                  | V    | 1)2)<br>10)11)1  |
| Reference Voltage for DQ, DM inputs                            | $V_{REFDQ.DC}$  | $0.49 \times V_{\rm DD}$ | $0.5 \ge V_{\rm DD}$ | 0.51 x V <sub>DD</sub> | V    | 3)4)             |
| Reference Voltage for ADD, CMD inputs                          | $V_{REFCA.DC}$  | $0.49 \times V_{\rm DD}$ | $0.5 \ge V_{\rm DD}$ | $0.51 \ge V_{\rm DD}$  | V    | 3)4)             |
| External Calibration Resistor connected from ZQ ball to ground | R <sub>ZQ</sub> | 237.6                    | 240.0                | 242.4                  | Ω    | 5)               |

1)  $V_{\rm DDQ}$  tracks with  $V_{\rm DD}$ . AC parameters are measured with  $V_{\rm DD}$  and  $V_{\rm DDQ}$  tied together.

2) Under all conditions  $V_{\text{DDQ}}$  must be less than or equal to  $V_{\text{DD}}$ .

3) The ac peak noise on  $V_{\text{REF}}$  may not allow  $V_{\text{REF}}$  to deviate from  $V_{\text{REF,DC}}$  by more than ±1%  $V_{\text{DD}}$  (for reference: approx. ± 15 mV).

4) For reference: approx.  $V_{DD}/2 \pm 15$  mV.

5) The external calibration resistor  $R_{ZQ}$  can be time-shared among DRAMs in multi-rank DIMMs.

6) Maximum DC value may not be greater than 1.425V. The DC value is the linear average of VDD/VDDQ(t) over a very long period of



time (for example, 1 sec).

- 7) If the maximum limit is exceeded, input levels shall be governed by DDR3 specifications.
- 8) Under these supply voltages, the device operates to this DDR3L specification.
- 9) Once initialized for DDR3L operation, DDR3 operation may only be used if the device is in reset while VDD and VDDQ are changed for DDR3 operation.
- 10) If the minimum limit is exceeded, input levels shall be governed by DDR3L specifications.
- 11) Under 1.5V operation, this DDR3L device operates in accordance with the DDR3 specifications under the same speed timings as defined for this device.
- 12) Once initialized for DDR3 operation, DDR3L operation may only be used if the device is in reset while VDD and VDDQ are changed for DDR3L operation.

### 3.3 Interface Test Conditions

**Figure 3** represents the effective reference load of 25  $\Omega$  used in defining the relevant timing parameters of the device as well as for output slew rate measurements. It is not intended as either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.

### Figure 3 - Reference Load for AC Timings and Output Slew Rates



The Timing Reference Points are the idealized input and output nodes / terminals on the outside of the packaged SDRAM device as they would appear in a schematic or an IBIS model.

The output timing reference voltage level for single ended signals is the cross point with  $V_{\text{TT}}$ 

The output timing reference voltage level for differential signals is the cross point of the true (e.g. DQS) and the complement (e.g. DQS#) signal.



### 3.4 Voltage Levels

### 3.4.1 DC and AC Logic Input Levels

### Single-Ended Signals

 Table 16 shows the input levels for single-ended input signals.

### Table 16 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals

| Parameter           | Symbol                       | DDR3L-                   | DDR3L-1866/2133          |   |    |  |
|---------------------|------------------------------|--------------------------|--------------------------|---|----|--|
|                     |                              | Min.                     | Max.                     |   |    |  |
| DC input logic high | V <sub>IH.CA.DC(DC90)</sub>  | V <sub>REF</sub> + 0.09  | $V_{DD}$                 | V | 1) |  |
| DC input logic low  | V <sub>IL.CA.DC(DC90)</sub>  | V <sub>SS</sub>          | V <sub>REF</sub> - 0.09  | V | 1) |  |
| AC input logic high | V <sub>IH.CA.AC(AC160)</sub> |                          |                          | V | 1) |  |
| AC input logic low  | V <sub>IL.CA.AC(AC160)</sub> |                          |                          | V | 1) |  |
| AC input logic high | V <sub>IH.CA.AC(AC135)</sub> | V <sub>REF</sub> + 0.135 | See 2)                   | V | 1) |  |
| AC input logic low  | V <sub>IL.CA.AC(AC135)</sub> | See 2)                   | V <sub>REF</sub> - 0.135 | V | 1) |  |
| AC input logic high | V <sub>IH.CA.AC(AC125)</sub> | V <sub>REF</sub> + 0.125 | See 2)                   | V | 1) |  |
| AC input logic low  | V <sub>IL.CA.AC(AC125)</sub> | See 2)                   | V <sub>REF</sub> - 0.125 | V | 1) |  |

1) For input only pins except RESET:  $V_{\text{REF}} = V_{\text{REF.CA}}$ 

2) See Chapter 3.9, Overshoot and Undershoot Specification.

### Table 17 - DC and AC Input Levels for Single-Ended DQ and DM Signals

| Parameter           | Symbol                       | DDR3                    | Unit                    | Note |    |
|---------------------|------------------------------|-------------------------|-------------------------|------|----|
|                     |                              | Min.                    | Max.                    |      |    |
| DC input logic high | V <sub>IH.DQ.DC(DC90)</sub>  | $V_{\sf REF}$ + 0.09    | $V_{DD}$                | V    | 1) |
| DC input logic low  | V <sub>IL.DQ.DC(DC90)</sub>  | V <sub>SS</sub>         | V <sub>REF</sub> - 0.09 | V    | 1) |
| AC input logic high | V <sub>IH.DQ.AC(AC135)</sub> |                         |                         | V    | 1) |
| AC input logic low  | V <sub>IL.DQ.AC(AC135)</sub> |                         |                         | V    | 1) |
| AC input logic high | V <sub>IH.DQ.AC(AC130)</sub> | V <sub>REF</sub> +0.130 | See 2)                  | V    | 1) |
| AC input logic low  | V <sub>IL.DQ.AC(AC130)</sub> | See 2)                  | V <sub>REF</sub> -0.130 | V    | 1) |

1) For DQ and DM:  $V_{\text{REF}} = V_{\text{REFDQ}}$ 

### 2) See Chapter 3.9, Overshoot and Undershoot Specification.

#### Differential Swing Requirement for Differential Signals

Table 18 shows the input levels for differential input signals.

### Table 18 - Differential swing requirement for clock (CK - CK#) and strobe (DQS - DQS#)

| Parameter                  | Symbol                  | DDR3L-1866/2133                                            | Unit                                                       | Note |    |
|----------------------------|-------------------------|------------------------------------------------------------|------------------------------------------------------------|------|----|
|                            |                         | Min.                                                       | Max.                                                       |      |    |
| Differential input high    | $V_{IH,DIFF}$           | +0.180                                                     | See <sup>1)</sup>                                          | V    | 2) |
| Differential input low     | $V_{IL,DIFF}$           | See <sup>1)</sup>                                          | -0.180                                                     | V    | 2) |
| Differential input high AC | V <sub>IH.DIFF.AC</sub> | 2 x (V <sub>IH.AC</sub> - V <sub>REF</sub> ) <sup>3)</sup> | See 1)                                                     | V    | 4) |
| Differential input low AC  | $V_{IL.DIFF.AC}$        | See 1)                                                     | 2 x (V <sub>IL.AC</sub> - V <sub>REF</sub> ) <sup>5)</sup> | V    | 4) |

1) These values are not defined, however they single-ended signals CK, CK#, DQS, DQS# need to be within the respective limits (VIH.DC.MAX, VIL.DC.MIN) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to Chapter 3.9.

2) Used to define a differential signal slew-rate.

3) Clock: us e VIH.CA.AC for VIH.AC. Strobe: use VIH.DQ.AC for VIH.AC.

4) For CK - CK# use VIH/VIL.AC of ADD/CMD and VREFCA; for DQS - DQS# use VIH/VIL.AC of DQs and VREFDQ; if a reduced achigh or ac-low level is used for a signal group, then the reduced level applies also here.



5) Clock: use VIL.CA.AC for VIL.AC. Strobe: use VIL.DQ.AC for VIL.AC.

### Table 19 - Allowed Time Before Ringback (tDVAC) for CK - CK# and DQS - DQS#

|                     |                                                                 |      | DDR3L-1                                                                | 866/2133 |                                                                 |      |  |
|---------------------|-----------------------------------------------------------------|------|------------------------------------------------------------------------|----------|-----------------------------------------------------------------|------|--|
| Slew Rate<br>[V/ns] | <sup>t</sup> DVAC [ps]<br>@   <sup>V</sup> IH/IL.DIFF.AC  = 270 | mV   | t <sub>DVAC</sub> [ps]<br><sup>@ V</sup> IH/IL.DIFF.AC <sup> = 2</sup> | 250mV    | t <sub>DVAC</sub> [ps]<br>@ V <sub>IH/IL.DIFF.AC</sub>  = 260mV |      |  |
| [4/13]              | Min.                                                            | Max. | Min.                                                                   | Max.     | Min.                                                            | Max. |  |
| > 4.0               | 163                                                             |      | 168                                                                    | —        | 176                                                             | _    |  |
| 4.0                 | 163                                                             |      | 168                                                                    | —        | 176                                                             | _    |  |
| 3.0                 | 140                                                             | _    | 147                                                                    | —        | 154                                                             | —    |  |
| 2.0                 | 95                                                              | _    | 105                                                                    | —        | 111                                                             | —    |  |
| 1.8                 | 80                                                              | —    | 91                                                                     | —        | 97                                                              |      |  |
| 1.6                 | 62                                                              | _    | 74                                                                     | —        | 78                                                              | —    |  |
| 1.4                 | 37                                                              |      | 52                                                                     | —        | 56                                                              | _    |  |
| 1.2                 | 5                                                               |      | 22                                                                     | —        | 24                                                              | _    |  |
| 1.0                 | NOTE                                                            | —    | NOTE                                                                   | —        | NOTE                                                            | —    |  |
| <1.0                | NOTE                                                            |      | NOTE                                                                   |          | NOTE                                                            |      |  |

#### Note:

Rising input signal shall become equal to or greater than VIH(AC) level and Falling input signal shall become equal to or less than VIL(AC) level.

### **Single-Ended Requirements for Differential Signals**

Each individual component of a differential signal (CK, DQS, CK#, DQS#,) has also to comply with certain requirements for single-ended signals.

CK and CK# have to approximately reach  $V_{\text{SEH.MIN}}$  /  $V_{\text{SEL.MAX}}$  (approximately equal to the ac-levels ( $V_{\text{IH.AC}}$  /  $V_{\text{IL.AC}}$ ) for ADD/CMD signals) in every half-cycle. DQS, DQS# have to reach  $V_{\text{SEH.MIN}}$  /  $V_{\text{SEL.MAX}}$  (approximately the ac-levels ( $V_{\text{IH.AC}}$  /  $V_{\text{IL.AC}}$ ) for DQ signals) in every half-cycle proceeding and following a valid transition.

Note that the applicable ac-levels for ADD/CMD and DQs might be different per speed-bin etc.

E.g. if  $V_{\text{IH160.AC}} / V_{\text{IL160.AC}}$  is used for ADD/CMD signals, then these ac-levels apply also for the single-ended signals CK and CK#.

Note that while ADD/CMD and DQ signal requirements are with respect to  $V_{ref}$ , the single-ended components of differential signals have a requirement with respect to  $V_{DD}/2$ ; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time.

For single-ended components of differential signals the requirement to reach  $V_{\text{SEL.MAX}}$ ,  $V_{\text{SEH.MIN}}$  has no bearing on timing, but adds a restriction on the common mode characteristics of these signals.

| Parameter                           | Symbol        | DDR3L-1866/2133 | DDR3L-1866/2133   |   |      |  |
|-------------------------------------|---------------|-----------------|-------------------|---|------|--|
|                                     |               | Min.            | Max.              |   |      |  |
| Single-ended high-level for strobes | $V_{SEH}$     | (VDDQ/2)+0.160  | See 1)            | V |      |  |
| Single-ended high-level for CK, CK# | $V_{\rm SEH}$ | (VDD/2)+0.160   | See <sup>1)</sup> | V | 0)0) |  |
| Single-ended low-level for strobes  | $V_{SEL}$     | See 1)          | (VDDQ/2)-0.160    | V | 2)3) |  |
| Single-ended low-level for CK, CK#  | $V_{\rm SEL}$ | See 1)          | (VDD/2)-0.160     | V |      |  |

#### Table 20 - Each Single-Ended Levels for CK, DQS, DQS#, CK#

 These values are not defined, however they single-ended signals CK, CK#, DQS, DQS# need to be within the respective limits (V<sub>IH.DC.MAX</sub>, V<sub>IL.DC.MIN</sub>) for single-ended signals as well as the limitations for overshoot and undershoot.

2) For CK, CK# use  $V_{\text{IL,AC}}$  / $V_{\text{IL,AC}}$  of ADD/CMD; for strobes (DQS, DQS#) use  $V_{\text{IL,AC}}$  / $V_{\text{IL,AC}}$  of DQs.

3)  $V_{\text{IH,AC}}/V_{\text{IL,AC}}$  for DQs is based on  $V_{\text{REFDQ}}$ ;  $V_{\text{IH,AC}}/V_{\text{IL,AC}}$  for ADD/CMD is based on  $V_{\text{REFCA}}$ ; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here.



### Table 21 - Cross Point Voltage for Differential Input Signals (CK, DQS)

| Symbol          | Parameter                                                                       | DDR3L-1066, 1333, 1600,1866 |      | Unit | Note |
|-----------------|---------------------------------------------------------------------------------|-----------------------------|------|------|------|
|                 |                                                                                 | Min.                        | Max. |      |      |
| V <sub>IX</sub> | Differential Input Cross Point Voltage relative to $V_{\rm DD}/2$ for CK – CK#  | -150                        | 150  | mV   | 1)   |
| V <sub>IX</sub> | Differential Input Cross Point Voltage relative to $V_{\rm DD}/2$ for DQS –DQS# | -150                        | 150  | mV   | 1)   |

the relation between Vix min/max and VSEL/VSEH should satisfy following: 1) VDD/2+Vix(min)-VSEL ≥ 25mv VSEH-(VDD/2+Vix(max)) ≥ 25mv

### 3.4.2 DC and AC Output Measurements Levels

### Table 22 - DC and AC Output Levels for Single-Ended Signals

| Parameter                                                 | Symbol             | Value                                    | Unit | Note |
|-----------------------------------------------------------|--------------------|------------------------------------------|------|------|
| DC output high measurement level (for IV curve linearity) | $V_{\rm OH.DC}$    | $0.8 \times V_{\rm DDQ}$                 | V    |      |
| DC output mid measurement level (for IV curve linearity)  | V <sub>OM.DC</sub> | 0.5 x V <sub>DDQ</sub>                   | V    |      |
| DC output low measurement level (for IV curve linearity)  | V <sub>OL.DC</sub> | 0.2 x V <sub>DDQ</sub>                   | V    |      |
| AC output high measurement level (for output slew rate)   | $V_{\rm OH.AC}$    | $V_{\text{TT}}$ + 0.1 x $V_{\text{DDQ}}$ | V    | 1)   |
| AC output low measurement level (for output slew rate)    | $V_{\rm OL.AC}$    | $V_{\rm TT}$ - 0.1 x $V_{\rm DDQ}$       | V    | 1)   |

1) Background: the swing of ± 0.1 x V<sub>DDQ</sub> is based on approximately 50% of the static differential output high or low swing with a driver impedance of 40  $\Omega$  and an effective test load of 25  $\Omega$  to  $V_{\text{TT}} = V_{\text{DDQ}} / 2$ .

### Table 23 - AC Output Levels for Differential Signals

| Parameter                                                                |                         | Value                    |                | Unit | Note |
|--------------------------------------------------------------------------|-------------------------|--------------------------|----------------|------|------|
|                                                                          |                         |                          |                |      |      |
| AC differential output high measurement level (for output slew rate)     | V <sub>OH.DIFF.AC</sub> | +0.18 x V <sub>DD</sub>  | Q              | V    | 1)   |
| AC differential output low measurement level (for output slew rate)      | V <sub>OL.DIFF.AC</sub> | –0.18 x V <sub>DD0</sub> | 2              | V    | 1)   |
| Deviation of the output cross point voltage from the termination voltage | V                       | Min.                     | Max.           |      | 2)   |
|                                                                          | V <sub>ox</sub>         | $V_{REF}$ - 135          | $V_{REF}$ +135 | mV   | 2)   |

Background: the swing of  $\pm$  0.2 x  $V_{\text{DDQ}}$  is based on approximately 50% of the static differential output high or low swing with a driver 1) impedance of 40  $\Omega$  and an effective test load of 25  $\Omega$  to  $V_{TT} = V_{DDQ}$  / 2 at each of the differential outputs. With an effective test load of 25  $\Omega$  to  $V_{TT} = V_{DDQ}/2$  at each of the differential outputs (see chapter **Chapter 3.3**, **Interface Test** 

2) Conditions).

#### 3.5 **Output Slew Rates**

### **Table 24 - Output Slew Rates**

| Parameter                     | Symbol  | 1866/2133 | 1866/2133 |        | Note |
|-------------------------------|---------|-----------|-----------|--------|------|
|                               |         | Min. Max. |           |        |      |
| Single-ended Output Slew Rate | SRQse   | 1.75      | 6         | V / ns | 4)0) |
| Differential Output Slew Rate | SRQdiff | 3.5       | 12        | V / ns | 1)2) |

1) For  $R_{ON} = R_{ZQ}/7$  settings only.

2) Background for Symbol Nomenclature: SR: Slew Rate; Q: Query Output; se: single-ended; diff: differential



## 3.6 ODT DC Impedance and Mid-Level Characteristics

Table 25 provides the ODT DC impedance and mid-level characteristics.

| Symbol                    | Description                                                | V <sub>OUT</sub> Condition          | Min. | Nom. | Max. | Unit                      | Note       |
|---------------------------|------------------------------------------------------------|-------------------------------------|------|------|------|---------------------------|------------|
| <i>R</i> <sub>TT120</sub> | $R_{\rm TT}$ effective = 120 $\Omega$                      |                                     | 0.9  | 1.0  | 1.65 | $R_{ZQ}/2$                | 1)2)3)4)   |
| R <sub>TT60</sub>         | $R_{\rm TT}$ effective = 60 $\Omega$                       |                                     | 0.9  | 1.0  | 1.65 | $R_{ZQ}/4$                | 1)2)3)4)   |
| R <sub>TT40</sub>         | $R_{\rm TT}$ effective = 40 $\Omega$                       | $V_{\rm IL.AC}$ and $V_{\rm IH.AC}$ | 0.9  | 1.0  | 1.65 | $R_{ZQ}/6$                | 1)2)3)4)   |
| $R_{TT30}$                | $R_{\rm TT}$ effective = 30 $\Omega$                       |                                     | 0.9  | 1.0  | 1.65 | <i>R</i> <sub>ZQ</sub> /8 | 1)2)3)4)   |
| R <sub>TT20</sub>         | $R_{\rm TT}$ effective = 20 $\Omega$                       |                                     | 0.9  | 1.0  | 1.65 | R <sub>ZQ</sub> /12       | 1)2)3)4)   |
| $\Delta V_{\rm M}$        | Deviation of $V_{\rm M}$ with respect to $V_{\rm DDQ}$ / 2 | floating                            | -5   |      | +5   | %                         | 1)2)3)4)5) |

### Table 25 - ODT DC Impedance and Mid-Level Characteristics

1) With  $R_{ZQ} = 240 \Omega$ .

2) Measurement definition for  $R_{TT}$ : Apply  $V_{IH,AC}$  and  $V_{IL,AC}$  to test ball separately, then measure current  $I(V_{IH,AC})$  and  $I(V_{IL,AC})$  respectively. RTT = [VIH,AC - VIL,AC] / [I(VIH,AC) - I(VIL,AC)]

3) The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see the ODT DC Impedance Sensitivity on Temperature and Voltage Drifts.

4) The tolerance limits are specified under the condition that  $V_{\text{DDQ}} = V_{\text{DD}}$  and that  $V_{\text{SSQ}} = V_{\text{SS}}$ .

5) Measurement Definition for  $\Delta V_{\rm M}$ : Measure voltage ( $V_{\rm M}$ ) at test ball (midpoint) with no load:  $\Delta V_{\rm M} = (2 \times V_{\rm M} / V_{\rm DDQ} - 1) \times 100\%$ .

### 3.7 ODT DC Impedance Sensitivity on Temperature and Voltage Drifts

If temperature and/or voltage change after calibration, the tolerance limits widen for  $R_{TT}$  according to the following tables. The following definitions are used:

 $\Delta T = T - T$  (at calibration)

 $\Delta V = V_{\text{DDQ}}$ -  $V_{\text{DDQ}}$  (at calibration)

 $V_{\rm DD} = V_{\rm DDQ}$ 

### Table 26 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift

| Symbol          | Value                                                               |                                                                     | Unit                                  | Note |
|-----------------|---------------------------------------------------------------------|---------------------------------------------------------------------|---------------------------------------|------|
|                 | Min.                                                                | Max.                                                                |                                       |      |
| R <sub>TT</sub> | 0.9 - $dR_{TT}dT \times  \Delta T $ - $dR_{TT}dV \times  \Delta V $ | 1.65+ $dR_{TT}dT \times  \Delta T $ + $dR_{TT}dV \times  \Delta V $ | R <sub>ZQ</sub> / TISF <sub>RTT</sub> | 1)   |

1)  $TISF_{RTT}$ : Termination Impedance Scaling Factor for  $R_{TT}$ :

 $TISF_{RTT} = 12 \text{ for } R_{TT020}$   $TISF_{RTT} = 8 \text{ for } R_{TT030}$   $TISF_{RTT} = 6 \text{ for } R_{TT040}$   $TISF_{RTT} = 4 \text{ for } R_{TT060}$  $TISF_{RTT} = 2 \text{ for } R_{TT120}$ 

### Table 27 - ODT DC Impedance Sensitivity Parameters

| Symbol              | Value |      | Unit | Note |
|---------------------|-------|------|------|------|
|                     | Min.  | Max. |      |      |
| dR <sub>TT</sub> dT | 0     | 1.5  | %/°C | 1)   |
| dR <sub>TT</sub> dV | 0     | 0.15 | %/mV | 1)   |

1) These parameters may not be subject to production test. They are verified by design and characterization.



## 3.8 Interface Capacitance

Definition and values for interface capacitances are provided in the following table.

### **Table 28 - Interface Capacitance Values**

| Parameter                                   | Signals                         | Symbol                        | DDR3L- | 1866 | DDR3L- | -2133 | Unit | Note          |
|---------------------------------------------|---------------------------------|-------------------------------|--------|------|--------|-------|------|---------------|
|                                             |                                 |                               | Min.   | Max. | Min.   | Max.  |      |               |
| Input/Output<br>Capacitance                 | DQ, DM, DQS, DQS#               | $C_{\rm IO}$                  | 1.4    | 2.1  | 1.4    | 2.1   | pF   | 1)2)3)        |
| Input Capacitance                           | CK, CK#                         | С <sub>ск</sub>               | 0.8    | 1.4  | 0.8    | 1.3   | pF   | 2)3)          |
| Input Capacitance<br>Delta                  | CK, CK#                         | C <sub>DCK</sub>              | 0      | 0.15 | 0      | 0.15  | pF   | 2)3)4)        |
| Input/Output Capacitance delta DQS and DQS# | DQS, DQS#                       | C <sub>DDQS</sub>             | 0      | 0.15 | 0      | 0.15  | pF   | 2)3)5)        |
| Input Capacitance                           | All other input-only<br>pins    | Cı                            | 0.75   | 1.2  | 0.75   | 1.2   | pF   | 2)3)6)        |
| Input Capacitance delta                     | All CTRL input-only<br>pins     | $C_{DI\_CTRL}$                | -0.4   | 0.2  | -0.4   | 0.2   | pF   | 2)3)7)8)      |
| Input Capacitance delta                     | All ADD and CMD input-only pins | $C_{\rm DI\_ADD\_C}_{\rm MD}$ | -0.4   | 0.4  | -0.4   | 0.4   | pF   | 2)3)9)<br>10) |
| Input/Output<br>Capacitance delta           | DQ, DM, DQS, DQS#               | C <sub>DIO</sub>              | -0.5   | 0.3  | -0.5   | 0.3   | pF   | 2)3)11)       |
| ZQ Capacitance                              | ZQ                              | $C_{\sf ZQ}$                  | -      | 3    | -      | 3     | pF   | 12)           |

1) Although the DM signal has different function, the loading matches DQ and DQS.

- 2) This parameter is not subject to production test. It is verified by design and characterization. Capacitance is measured according to JEP147 (Procedure for measuring input capacitance using a vector network analyzer (VNA) with V<sub>DD</sub>, V<sub>DDQ</sub>, V<sub>SS</sub>, V<sub>SSQ</sub> applied and all other balls floating (except the ball under test, CKE, RESET# and ODT as necessary). V<sub>DD</sub> = V<sub>DDQ</sub> = 1.5 V, V<sub>BIAS</sub> = V<sub>DD</sub>/2 and on-die termination off.
- 3) This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here.
- 4) Absolute value of  $C_{CK}$   $C_{CK\#}$ .
- 5) Absolute value of  $C_{\text{IO.DQS}}$   $C_{\text{IO.DQS}\#}$
- 6) C<sub>1</sub> applies to ODT, CS#, CKE, A[15:0], BA[2:0], RAS#, CAS#, WE#.
- 7)  $C_{\text{DL}_{\text{CTRL}}}$  applies to ODT, CS# and CKE.
- 8)  $C_{\text{DI}_{\text{CTRL}}} = C_{\text{I.CTRL}} 0.5 \times (C_{\text{I.CK}} + C_{\text{I.CK\#}}).$
- 9)  $C_{\text{DI}_{ADD}_{CMD}}$  applies to A[15:0], BA[2:0], RAS#, CAS# and WE#.
- 10)  $C_{\text{DI}_{ADD}_{CMD}} = C_{\text{I}_{ADD},CMD} 0.5 \times (C_{\text{I}_{CK}} + C_{\text{I}_{CK\#}}).$
- 11)  $C_{\text{DIO}} = \overline{C}_{\text{IO.DQ,DM}} 0.5 \times (C_{\text{IO.DQS}} + C_{\text{IO.DQS}\#}).$
- 12) Maximum external load capacitance on ZQ signal: 5 pF.



# 3.9 Overshoot and Undershoot Specification

### Table 29 - AC Overshoot / Undershoot Specification for Address and Control Signals

| Parameter                                          | DDR3L-1866 | DDR3L-2133 | Unit  | Note |
|----------------------------------------------------|------------|------------|-------|------|
| Maximum peak amplitude allowed for overshoot area  | 0.4        | 0.4        | V     | 1)   |
| Maximum peak amplitude allowed for undershoot area | 0.4        | 0.4        | V     | 1)   |
| Maximum overshoot area above $V_{\text{DD}}$       | 0.28       | 0.25       | V ×ns | 1)   |
| Maximum undershoot area below $V_{SS}$             | 0.28       | 0.25       | V ×ns | 1)   |

1) Applies for the following signals: A[14:0], BA[3:0], CS#, RAS#, CAS#, WE#, CKE and ODT.

### Figure 4 - AC Overshoot / Undershoot Definitions for Address and Control Signals



### Table 30 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals

| Parameter                                          | DDR3L-1866 | DDR3L-2133 | Unit          | Note |
|----------------------------------------------------|------------|------------|---------------|------|
| Maximum peak amplitude allowed for overshoot area  | 0.4        | 0.4        | V             | 1)   |
| Maximum peak amplitude allowed for undershoot area | 0.4        | 0.4        | V             | 1)   |
| Maximum overshoot area above $V_{\rm DDQ}$         | 0.11       | 0.10       | $V \times ns$ | 1)   |
| Maximum undershoot area below $V_{\rm SSQ}$        | 0.11       | 0.10       | V ×ns         | 1)   |

1) Applies for CK, CK#, DQ, DQS, DQS# & DM.









### Speed Bins, AC Timing and IDD 4

#### **Speed Bins** 4.1

The following tables show DDR3L speed bins and relevant timing parameters. Other timing parameters are provided in the following chapter. For availability and ordering information of products for a specific speed bin, please see Table 1.

|                   | Spe            | ed Bin       |          | DDR3                        | L-1866     |      |         |  |
|-------------------|----------------|--------------|----------|-----------------------------|------------|------|---------|--|
|                   | CL-nR          | CD-nRP       |          | 13-13                       | 3-13       |      |         |  |
|                   | Parameter      |              | Symbol   | Min                         | Max        | Unit | Notes   |  |
| Internal rea      | d command to   | o first data | tAA      | 13.91 <mark>(13.125)</mark> | 20         | ns   | 10      |  |
| Active to re      | ead or write d | elay time    | tRCD     | 13.91 <mark>(13.125)</mark> | -          | ns   | 10      |  |
| Prechar           | ge command     | period       | tRP      | 13.91 <mark>(13.125)</mark> | -          | ns   | 10      |  |
| Active to active/ | auto-refresh o | command time | tRC      | 47.91 <mark>(47.125)</mark> | -          | ns   | 10      |  |
| Active to pre     | charge comm    | and period   | tRAS     | 34                          | 9 * tREFI  | ns   | 9       |  |
|                   | CL = 5         |              | tCK(avg) | 3.0                         | 3.3        | ns   | 1,2,3,7 |  |
|                   | 0L = 3         | CWL = 6,7    | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   |                | CWL = 5      | tCK(avg) | 2.5                         | 3.3        | ns   | 1,2,3,7 |  |
|                   | CL = 6         | CWL = 6      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   |                | CWL = 7      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   |                | CWL = 5      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   | CL = 7         | CWL = 6      | tCK(avg) | 1.875                       | < 2.5      | ns   | 1,2,3,7 |  |
|                   |                | CWL = 7      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
| Average Clock     |                | CWL = 5      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
| Cycle Time        | CL = 8         | CWL = 6      | tCK(avg) | 1.875                       | < 2.5      | ns   | 1,2,3,7 |  |
|                   |                | CWL = 7      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   |                | CWL = 5, 6   | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   | CL = 9         | CWL = 7      | tCK(avg) | 1.5                         | < 1.875    | ns   | 1,2,3,7 |  |
|                   |                | CWL = 5, 6   | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   | CL = 10        | CWL = 7      | tCK(avg) | 1.5                         | < 1.875    | ns   | 1,2,3,7 |  |
|                   |                | CWL = 8      | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   |                | CWL = 5, 6,7 | tCK(avg) | Reserved                    | Reserved   | ns   | 4       |  |
|                   | CL = 11        | CWL = 8      | tCK(avg) | 1.25                        | < 1.5      | ns   | 1,2,3   |  |
|                   | Supporte       | d CL setting |          | 5, 6, 7, 8, 9               | , 10,11,13 | nCK  |         |  |
|                   | Supported      | CWL setting  |          | 5, 6, 7                     | ′, 8,9     | nCK  |         |  |

### Table 31 - DDR3L-1866 Speed Bins

The absolute specification for all speed bins is  $T_{\text{OPER}}$  and  $V_{\text{DD}} = V_{\text{DDQ}} = 1.35 \text{V}(1.283-1.45 \text{V})$ . In addition the following general notes apply.



### Table 32 - DDR3L-2133 Speed Bins

|                   | Spe                                 | ed Bin         |          | DDR3          | L-2133     |      |         |
|-------------------|-------------------------------------|----------------|----------|---------------|------------|------|---------|
|                   | CL-nF                               | CD-nRP         |          | 14-1          | 4-14       | 1    |         |
|                   | Parameter                           |                | Symbol   | Min           | Мах        | Unit | Notes   |
| Internal rea      | Internal read command to first data |                | tAA      | 13.09         | 20         | ns   | 11      |
| Active to re      | Active to read or write delay time  |                |          | 13.09         | -          | ns   | 11      |
| Prechar           | ge command                          | period         | tRP      | 13.09         | -          | ns   | 11      |
| Active to active/ | auto-refresh                        | command time   | tRC      | 46.09         | -          | ns   | 11      |
| Active to pre     | charge comm                         | nand period    | tRAS     | 33            | 9 * tREFI  | ns   | 9       |
|                   | CL = 5                              | CWL = 5        | tCK(avg) | 3.0           | 3.3        | ns   | 1,2,3,8 |
|                   | 0L = 5                              | CWL = 6,7      | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   |                                     | CWL = 5        | tCK(avg) | 2.5           | 3.3        | ns   | 1,2,3,8 |
| CL = 6            | CL = 6                              | CWL = 6        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CWL = 7                             | tCK(avg)       | Reserved | Reserved      | ns         | 4    |         |
|                   |                                     | CWL = 5        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 7                              | CWL = 6        | tCK(avg) | 1.875         | <2.5       | ns   | 1,2,3,8 |
|                   |                                     | CWL = 7        | tCK(avg) | Reserved      | Reserved   | ns   | 1,2,3,8 |
|                   |                                     | CWL = 5        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 8                              | CWL = 6        | tCK(avg) | 1.875         | <2.5       | ns   | 1,2,3,8 |
| Average Clock     |                                     | CWL = 7        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
| Cycle Time        |                                     | CWL = 5, 6     | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 9                              | CWL = 7        | tCK(avg) | 1.5           | <1.875     | ns   | 1,2,3,8 |
|                   |                                     | CWL = 5, 6     | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 10                             | CWL = 7        | tCK(avg) | 1.5           | <1.875     | ns   | 1,2,3,8 |
|                   |                                     | CWL = 8        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   |                                     | CWL = 5, 6,7   | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 11                             | CWL = 8        | tCK(avg) | 1.25          | <1.5       | ns   | 1,2,3,8 |
|                   |                                     | CWL = 5, 6,7,8 | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 12                             | CWL = 9        | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   |                                     | CWL = 5, 6,7,8 | tCK(avg) | Reserved      | Reserved   | ns   | 4       |
|                   | CL = 13                             | CWL = 9        | tCK(avg) | 1.07          | <1.25      | ns   | 1,2,3   |
|                   | Supporte                            | d CL setting   |          | 6, 7, 8, 9, 1 | 0,11,13,14 | nCK  |         |
|                   | Supported                           | CWL setting    |          | 5, 6, 7,      | 8, 9,10    | nCK  |         |



Note:

- 1. The CL setting and CWL setting result in tCK(avg) Min and tCK(avg) Max requirements. When making a selection of tCK(avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting.
- tCK(avg) Min limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK(avg) value (3.0, 2.5, 1.875, 1.5, or 1.25 ns) when calculating CL [nCK] = tAA [ns] / tCK(avg) [ns], rounding up to the next "Supported CL".
- 3. tCK(avg) Max limits: Calculate tCK(avg) = tAA Max / CL Selected and round the resulting tCK(avg) down to the next valid speed bin (i.e. 3.3ns or 2.5ns or 1.875 ns or 1.25 ns). This result is tCK(avg) Max corresponding to CL selected.
- 4. "Reserved" settings are not allowed. User must program a different value.
- 5. Any DDR3L-1066 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization.
- 6. Any DDR3L-1333 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization.
- 7. Any DDR3L-1600 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization.
- 8. Any DDR3L-1866 speed bin also supports functional operation at lower frequencies as shown in the table which are not subject to production tests but verified by design/characterization.
- 9. tREFI depends on operating case temperature (Tcase).
- 10. For devices supporting optional downshift to CL=7 and CL=9, tAA/tRCD/tRP min must be 13.125 ns or lower. SPD settings must be programmed to match. For example, DDR3L-1333H devices supporting downshift to DDR3L-1066F should program 13.125 ns in SPD bytes for tAAmin (Byte 16), tRCDmin (Byte 18), and tRPmin (Byte 20). DDR3L-1600K devices supporting downshift to DDR3L-1333H or DDR3L-1066F should program 13.125 ns in SPD bytes for tAAmin (Byte 16), tRCDmin (Byte 18), and tRPmin (Byte 20). DDR3L-1600K devices supporting downshift to DDR3L-1333H or DDR3L-1066F should program 13.125 ns in SPD bytes for tAAmin (Byte16), tRCDmin (Byte 18), and tRPmin (Byte 20). Once tRP (Byte 20) is programmed to 13.125ns, tRCmin (Byte 21,23) also should be programmed accordingly. For example, 49.125ns, (tRASmin + tRPmin = 36ns + 13.125ns) for DDR3L-1333H and 48.125ns (tRASmin + tRPmin = 35ns + 13.125ns) for DDR3L-1600K.
- 11. For devices supporting optional down binning to CL=11, CL=9 and CL=7, tAA/tRCD/tRPmin must be 13.125ns. SPD setting must be programed to match. For example, DDR3L-1866M devices supporting down binning to DDR3L-1600K or DDR3L-1333H or 1066F should program 13.125ns in SPD bytes for tAAmin(byte16), tRCDmin(Byte18) and tRP-min (byte20). Once tRP (Byte20) is programmed to 13.125ns, tRCmin (Byte21,23) also should be programmed accord- ingly. For example, 47.125ns (tRASmin + tRPmin = 34ns + 13.125ns).



# 4.2 AC Timing Characteristics

### Table 33 - AC Timing Parameters

| Parameter                                                                 | Symbol                          | DDR3L-186               | 6    | DDR3L-213           | 3    | Unit                  | Note    |  |
|---------------------------------------------------------------------------|---------------------------------|-------------------------|------|---------------------|------|-----------------------|---------|--|
| rarameter                                                                 | Symbol                          | Min                     | Max  | Min                 | Max  | Unit                  | Note    |  |
| Average clock cycle time                                                  | t <sub>CK</sub> (avg)           | Please refer Speed Bins |      |                     |      | ps                    |         |  |
| Minimum clock cycle time<br>(DLL-off mode)                                | t <sub>CK</sub><br>(DLL-off)    | 8                       | -    | 8                   | -    | ns                    | 6       |  |
| Average CK high level width                                               | t <sub>CH</sub> (avg)           | 0.47                    | 0.53 | 0.47                | 0.53 | t <sub>CK</sub> (avg) |         |  |
| Average CK low level width                                                | t <sub>CL</sub> (avg)           | 0.47                    | 0.53 | 0.47                | 0.53 | t <sub>CK</sub> (avg) |         |  |
| Active Bank A to Active Bank B command period                             | tRRD                            | max(4nCK,<br>7.5ns)     | -    | max(4nCK,<br>7.5ns) | -    | ns                    | 2KB e   |  |
| Four activate window(2KB)                                                 | t <sub>FAW</sub>                | 35                      | -    | 35                  | -    | ns                    | е       |  |
| Address and Control input hold time<br>(VIH/VIL (DC90) levels) SR=1V/ns   | t <sub>IH</sub> (base)<br>DC90  | 110                     | -    | 105                 | -    | ps                    | 16,b    |  |
| Address and Control input setup time<br>(VIH/VIL (AC135) levels) SR=1V/ns | t <sub>IS</sub> (base)<br>AC135 | 65                      | -    | 60                  | -    | ps                    | 16,b    |  |
| Address and Control input setup time<br>(VIH/VIL (AC125) levels) SR=1V/ns | t <sub>IS</sub> (base)<br>AC125 | 150                     | -    | 135                 | -    | ps                    | 16,b    |  |
| DQ and DM input hold time<br>(VIH/VIL (DC90) levels) SR=2V/ns             | t <sub>DH</sub> (base)<br>DC90  | 75                      | -    | 60                  | -    | ps                    | d       |  |
| DQ and DM input setup time<br>(VIH/VIL (AC130) levels) SR=2V/ns           | t <sub>DS</sub> (base)<br>AC130 | 70                      | -    | 55                  | -    | ps                    | d       |  |
| Control and Address Input pulse width for each input                      | t <sub>IPW</sub>                | 535                     | -    | 470                 | -    | ps                    | 25      |  |
| DQ and DM Input pulse width for each input                                | t <sub>DIPW</sub>               | 320                     | -    | 280                 | -    | ps                    | 25      |  |
| DQ high impedance time                                                    | t <sub>HZ</sub> (DQ)            | -                       | 195  | -                   | 180  | ps                    | 13,14,f |  |
| DQ low impedance time                                                     | t <sub>LZ</sub> (DQ)            | -390                    | 195  | -360                | 180  | ps                    | 13,14,f |  |
| DQS, DQS# high impedance time<br>(RL + BL/2 reference)                    | t <sub>HZ</sub> (DQS)           | -                       | 195  | -                   | 180  | ps                    | 13,14,f |  |
| DQS, DQS# low impedance time<br>(RL - 1 reference)                        | t <sub>LZ</sub> (DQS)           | -390                    | 195  | -360                | 180  | ps                    | 13,14,f |  |
| DQS, DQS# to DQ Skew, per group, per access                               | t <sub>DQSQ</sub>               | -                       | 85   | -                   | 75   | ps                    | 12,13   |  |
| CAS# to CAS# command delay                                                | t <sub>CCD</sub>                | 4                       | -    | 4                   | -    | nCK                   |         |  |
| DQ output hold time from DQS, DQS#                                        | t <sub>QH</sub>                 | 0.38                    | -    | 0.38                | -    | t <sub>CK</sub> (avg) | 12,13,g |  |
| DQS, DQS# rising edge output access time from rising CK, CK#              | t <sub>DQSCK</sub>              | -195                    | 195  | -180                | 180  | ps                    | 12,13,f |  |
| DQS latching rising transitions to associated clock edges                 | tDQSS                           | -0.27                   | 0.27 | -0.27               | 0.27 | tск(avg)              | с       |  |
| DQS falling edge hold time from rising CK                                 | tDSH                            | 0.18                    | -    | 0.18                | -    | tск(avg)              | 29,c    |  |
| DQS falling edge setup time to rising CK                                  | tDSS                            | 0.18                    | -    | 0.18                | -    | tск(avg)              | 29,c    |  |



| Deveneder                                                               | Cumhal                 | DDR3L-1866                           |             | DDR3L-2133                           |      | Unit                  | Nata    |
|-------------------------------------------------------------------------|------------------------|--------------------------------------|-------------|--------------------------------------|------|-----------------------|---------|
| Parameter                                                               | Symbol                 | Min                                  | Max         | Min                                  | Max  | Unit                  | Note    |
| DQS input high pulse width                                              | t <sub>DQSH</sub>      | 0.45                                 | 0.55        | 0.45                                 | 0.55 | t <sub>CK</sub> (avg) | 27,28   |
| DQS input low pulse width                                               | t <sub>DQSL</sub>      | 0.45                                 | 0.55        | 0.45                                 | 0.55 | t <sub>CK</sub> (avg) | 26,28   |
| DQS output high time                                                    | t <sub>QSH</sub>       | 0.40                                 | -           | 0.40                                 | -    | t <sub>CK</sub> (avg) | 12,13,g |
| DQS output low time                                                     | t <sub>QSL</sub>       | 0.40                                 | -           | 0.40                                 | -    | t <sub>CK</sub> (avg) | 12,13,g |
| Mode register set command cycle time                                    | t <sub>MRD</sub>       | 4                                    | -           | 4                                    | -    | nCK                   |         |
| Mode register set command update delay                                  | t <sub>MOD</sub>       | max(12nK,<br>15ns)                   | -           | max(12nK,<br>15ns)                   | -    | ns                    |         |
| Read preamble time                                                      | t <sub>RPRE</sub>      | 0.9                                  | -           | 0.9                                  | -    | t <sub>CK</sub> (avg) | 13,19,g |
| Read postamble time                                                     | t <sub>RPST</sub>      | 0.3                                  | -           | 0.3                                  | -    | t <sub>CK</sub> (avg) | 11,13,g |
| Write preamble time                                                     | t <sub>WPRE</sub>      | 0.9                                  | -           | 0.9                                  | -    | t <sub>CK</sub> (avg) | 1       |
| Write postamble time                                                    | t <sub>WPST</sub>      | 0.3                                  | -           | 0.3                                  | -    | t <sub>CK</sub> (avg) | 1       |
| Write recovery time                                                     | t <sub>WR</sub>        | 15                                   | -           | 15                                   | -    | ns                    | 18,e    |
| Auto precharge write recovery<br>+ Precharge time                       | t <sub>DAL</sub> (min) | WF                                   | R + roundup | [tRP / tCK(a                         | vg)] | nCK                   |         |
| Multi-purpose register recovery time                                    | t <sub>MPRR</sub>      | 1                                    | -           | 1                                    | -    | nCK                   | 22      |
| Internal write to read command delay                                    | t <sub>WTR</sub>       | max(4nCK,<br>7.5ns)                  | -           | max(4nCK,<br>7.5ns)                  | -    | ns                    | 18,e    |
| Internal read to precharge command delay                                | t <sub>RTP</sub>       | max(4nCK,<br>7.5ns)                  | -           | max(4nCK,<br>7.5ns)                  | -    | ns                    | е       |
| Minimum CKE low width for Self-refresh entry to exit timing             | tCKESR                 | t <sub>CKE</sub> (min)<br>+1nCK      | -           | t <sub>CKE</sub> (min)<br>+1nCK      | -    |                       |         |
| Valid clock requirement after Self- refresh entry or Power-down entry   | t <sub>CKSRE</sub>     | max(5nCK,<br>10 ns)                  | -           | max(5nCK,<br>10 ns)                  | -    | ns                    |         |
| Valid clock requirement before Self-<br>refresh exit or Power-down exit | t <sub>CKSRX</sub>     | max(5nCK,<br>10 ns)                  | -           | max(5nCK,<br>10 ns)                  | -    | ns                    |         |
| Exit Self-refresh to commands not requiring a locked DLL                | t <sub>XS</sub>        | max(5nCK,<br>tRFC(min)<br>+<br>10ns) | -           | max(5nCK,<br>tRFC(min)<br>+<br>10ns) | -    | ns                    |         |
| Exit Self-refresh to commands requiring a locked DLL                    | t <sub>XSDLL</sub>     | t <sub>DLLK</sub><br>(min)           | -           | t <sub>DLLK</sub><br>(min)           | -    | nCK                   |         |
| Auto-refresh to Active/Auto-refresh command time                        | t <sub>RFC</sub>       | 160                                  | -           | 160                                  | -    | ns                    |         |
| Average Periodic Refresh Interval<br>-40°C $\leq$ Tc $\leq$ +85°C       | t <sub>REFI</sub>      | -                                    | 7.8         | -                                    | 7.8  | μs                    |         |
| Average Periodic Refresh Interval<br>+85°C < Tc ≤ +95°C                 | t <sub>REFI</sub>      | -                                    | 3.9         | -                                    | 3.9  | μs                    |         |
| CKE minimum high and low pulse width                                    | t <sub>CKE</sub>       | max(3nCK,<br>5ns)                    | -           | max(3nCK,<br>5ns)                    | -    | ns                    |         |
| Exit reset from CKE high to a valid command                             | t <sub>XPR</sub>       | max(5nCK,<br>tRFC(min)<br>+<br>10ns) | -           | max(5nCK,<br>tRFC(min)<br>+<br>10ns) | -    | ns                    |         |
| DLL locking time                                                        | t <sub>DLLK</sub>      | 512                                  | -           | 512                                  | -    | nCK                   |         |

5

UnilC



| Parameter                                                                                                                                   | Symbol               | DDR3L-186                      | 6                   | DDR3L-213                      | 3                   | Unit                  | Note  |
|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------------------|---------------------|--------------------------------|---------------------|-----------------------|-------|
| Farameter                                                                                                                                   | Symbol               | Min                            | Max                 | Min                            | Max                 | Unit                  | Note  |
| Power-down entry to exit time                                                                                                               | t <sub>PD</sub>      | t <sub>CKE</sub> (min)         | 9*t <sub>REFI</sub> | t <sub>CKE</sub> (min)         | 9*t <sub>REFI</sub> |                       | 15    |
| Exit precharge power-down with DLL<br>frozen to commands requiring a locked<br>DLL                                                          | t <sub>XPDLL</sub>   | max(10nC<br>K,<br>24ns)        | -                   | max(10nC<br>K,<br>24ns)        | -                   | ns                    | 2     |
| Exit power-down with DLL on to any valid<br>command; Exit precharge power-down<br>with DLL frozen to commands not<br>requiring a locked DLL | t <sub>XP</sub>      | max(3nCK,<br>6ns)              | -                   | max(3nCK,<br>6ns)              | -                   | ns                    |       |
| Command pass disable delay                                                                                                                  | t <sub>CPDED</sub>   | 2                              | -                   | 2                              | -                   | nCK                   |       |
| Timing of ACT command to<br>Power-down entry                                                                                                | t <sub>ACTPDEN</sub> | 1                              | -                   | 1                              | -                   | nCK                   | 20    |
| Timing of PRE command to<br>Power-down entry                                                                                                | t <sub>PRPDEN</sub>  | 1                              | -                   | 1                              | -                   | nCK                   | 20    |
| Timing of RD/RDA command to<br>Power-down entry                                                                                             | t <sub>RDPDEN</sub>  | RL+4+1                         | -                   | RL+4+1                         | -                   | nCK                   |       |
| Timing of WR command to Power-down entry (BL8OTF, BL8MRS, BL4OTF)                                                                           | twrpden              | WL + 4 +<br>[tWR/tCK(<br>avg)] | -                   | WL + 4 +<br>[tWR/tCK(<br>avg)] | -                   | nCK                   | 9     |
| Timing of WR command to Power-down entry (BC4MRS)                                                                                           | twrpden              | WL + 2 +<br>[tWR/tCK(<br>avg)] | -                   | WL + 2 +<br>[tWR/tCK(<br>avg)] | -                   | nCK                   | 9     |
| Timing of WRA command to Power-down entry (BL8OTF, BL8MRS, BL4OTF)                                                                          | twrapden             | WL+4<br>+WR+1                  | -                   | WL+4<br>+WR+1                  | -                   | nCK                   | 10    |
| Timing of WRA command to Power-down entry (BC4MRS)                                                                                          | twrapden             | WL+2<br>+WR+1                  | -                   | WL+2<br>+WR+1                  | -                   | nCK                   | 10    |
| Timing of REF command to Power-down entry                                                                                                   | t <sub>REFPDEN</sub> | 1                              | -                   | 1                              | -                   | nCK                   | 20,21 |
| Timing of MRS command to Power-down entry                                                                                                   | tMRSPDEN             | t <sub>MOD</sub><br>(min)      | -                   | t <sub>MOD</sub><br>(min)      | -                   |                       |       |
| RTT turn-on                                                                                                                                 | t <sub>AON</sub>     | -195                           | 195                 | -180                           | 180                 | ps                    | 7,f   |
| Asynchronous RTT turn-on delay<br>(Power-down with DLL frozen)                                                                              | t <sub>AONPD</sub>   | 2                              | 8.5                 | 2                              | 8.5                 | ns                    |       |
| RTT_Nom and RTT_WR turn-off time<br>from ODTLoff reference                                                                                  | tAOF                 | 0.3                            | 0.7                 | 0.3                            | 0.7                 | tск(avg)              | 8,f   |
| Asynchronous RTT turn-off delay<br>(Power-down with DLL frozen)                                                                             | t <sub>AOFPD</sub>   | 2                              | 8.5                 | 2                              | 8.5                 | ns                    |       |
| ODT high time without write command or with write command and BC4                                                                           | ODTH4                | 4                              | -                   | 4                              | -                   | nCK                   |       |
| ODT high time with Write command and BL8                                                                                                    | ODTH8                | 6                              | -                   | 6                              | -                   | nCK                   |       |
| RTT dynamic change skew                                                                                                                     | t <sub>ADC</sub>     | 0.3                            | 0.7                 | 0.3                            | 0.7                 | t <sub>CK</sub> (avg) | f     |
| Power-up and reset calibration time                                                                                                         | t <sub>ZQinit</sub>  | max(512n<br>CK,640ns)          | -                   | max(512n<br>CK,640ns)          | -                   | nCK                   |       |
| Normal operation full calibration time                                                                                                      | t <sub>ZQoper</sub>  | max(256n<br>CK,320ns)          | -                   | max(256n<br>CK,320ns)          | -                   | nCK                   |       |
| Normal operation short calibration time                                                                                                     | t <sub>ZQCS</sub>    | max(64nC<br>K,80ns)            | -                   | max(64nC<br>K,80ns)            | -                   | nCK                   | 23    |
| First DQS pulse rising edge after write leveling mode is programmed                                                                         | t <sub>WLMRD</sub>   | 40                             | -                   | 40                             | -                   | nCK                   | 3     |

## Data Sheet SCB13H2G[80/16]0EF 2Gbit DDR3L SDRAM

| Parameter                                                                     | Symbol                  | DDR3L-186                                                                                                                                                                                                                                    | 6                                     | DDR3L-2133                            |                                       | Unit                  | Note |  |
|-------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|-----------------------|------|--|
|                                                                               | • • • • • •             | Min                                                                                                                                                                                                                                          | Max                                   | Min                                   | Max                                   | •                     |      |  |
| DQS, DQS# delay after write leveling mode is programmed                       | twldqsen                | 25                                                                                                                                                                                                                                           | -                                     | 25                                    | -                                     | nCK                   | 3    |  |
| Write leveling setup time from rising CK,<br>CK# crossing to rising DQS, DQS# | t <sub>WLS</sub>        | 140                                                                                                                                                                                                                                          | -                                     | 125                                   | -                                     | ps                    |      |  |
| Write leveling hold time from rising DQS,<br>DQS# crossing to rising CK, CK#  | t <sub>WLH</sub>        | 140                                                                                                                                                                                                                                          | -                                     | 125                                   | -                                     | ps                    |      |  |
| Write leveling output delay                                                   | t <sub>WLO</sub>        | 0                                                                                                                                                                                                                                            | 7.5                                   | 0                                     | 7                                     | ns                    |      |  |
| Write leveling output error                                                   | t <sub>WLOE</sub>       | 0                                                                                                                                                                                                                                            | 2                                     | 0                                     | 2                                     | ns                    |      |  |
| Absolute clock period                                                         | t <sub>CK</sub> (abs)   | tCK(avg)mi<br>n +<br>tJIT(per)mi<br>n                                                                                                                                                                                                        | tCK(avg)m<br>ax +<br>tJIT(per)m<br>ax | tCK(avg)mi<br>n +<br>tJIT(per)mi<br>n | tCK(avg)m<br>ax +<br>tJIT(per)m<br>ax | ps                    |      |  |
| Absolute clock high pulse width                                               | t <sub>CH</sub> (abs)   | 0.43                                                                                                                                                                                                                                         | -                                     | 0.43                                  | -                                     | t <sub>CK</sub> (avg) | 30   |  |
| Absolute clock low pulse width                                                | t <sub>CL</sub> (abs)   | 0.43                                                                                                                                                                                                                                         | -                                     | 0.43                                  | -                                     | t <sub>CK</sub> (avg) | 31   |  |
| Clock period jitter                                                           | t <sub>JIT</sub> (per)  | -60                                                                                                                                                                                                                                          | 60                                    | -60                                   | 60                                    | ps                    |      |  |
| Cycle to cycle period jitter                                                  | t <sub>JIT</sub> (cc)   | -                                                                                                                                                                                                                                            | 120                                   | -                                     | 100                                   | ps                    |      |  |
| Cumulative error across 2 cycles                                              | t <sub>ERR</sub> (2per) | -88                                                                                                                                                                                                                                          | 88                                    | -74                                   | 74                                    | ps                    |      |  |
| Cumulative error across 3 cycles                                              | t <sub>ERR</sub> (3per) | -105                                                                                                                                                                                                                                         | 105                                   | -87                                   | 87                                    | ps                    |      |  |
| Cumulative error across 4 cycles                                              | t <sub>ERR</sub> (4per) | -117                                                                                                                                                                                                                                         | 117                                   | -97                                   | 97                                    | ps                    |      |  |
| Cumulative error across 5 cycles                                              | t <sub>ERR</sub> (5per) | -126                                                                                                                                                                                                                                         | 126                                   | -105                                  | 105                                   | ps                    |      |  |
| Cumulative error across 6 cycles                                              | t <sub>ERR</sub> (6per) | -133                                                                                                                                                                                                                                         | 133                                   | -133                                  | 133                                   | ps                    |      |  |
| Cumulative error across 7 cycles                                              | t <sub>ERR</sub> (7per) | -139                                                                                                                                                                                                                                         | 139                                   | -111                                  | 111                                   | ps                    |      |  |
| Cumulative error across 8 cycles                                              | t <sub>ERR</sub> (8per) | -145                                                                                                                                                                                                                                         | 145                                   | -121                                  | 121                                   | ps                    |      |  |
| Cumulative error across 9 cycles                                              | t <sub>ERR</sub> (9per) | -150                                                                                                                                                                                                                                         | 150                                   | -125                                  | 125                                   | ps                    |      |  |
| Cumulative error across 10 cycles                                             | t <sub>ERR</sub> (10per | -154                                                                                                                                                                                                                                         | 154                                   | -128                                  | 128                                   | ps                    |      |  |
| Cumulative error across 11 cycles                                             | t <sub>ERR</sub> (11per | -158                                                                                                                                                                                                                                         | 158                                   | -132                                  | 132                                   | ps                    |      |  |
| Cumulative error across 12 cycles                                             | t <sub>ERR</sub> (12per | -161                                                                                                                                                                                                                                         | 161                                   | -134                                  | 134                                   | ps                    |      |  |
| Cumulative error across n =<br>13,14,49,50 cycles                             | terr(nper)              | $\begin{split} t_{\text{ERR}}(\text{nper})\text{min} &= (1 + 0.68\text{ln}(n))^* t_{\text{JIT}}(\text{per})\text{min} \\ t_{\text{ERR}}(\text{nper})\text{max} &= (1 + 0.68\text{ln}(n))^* t_{\text{JIT}}(\text{per})\text{max} \end{split}$ |                                       |                                       | ps                                    | 32                    |      |  |

5

UnilC



### Notes for AC Electrical Characteristics

#### Jitter Notes

- Specific Note a: Unit 'tCK(avg)' represents the actual tCK(avg) of the input clock under operation. Unit 'nCK' represents one clock cycle of the input clock, counting the actual clock edges.ex) tMRD = 4[nCK] means; if one Mode Register Set command is registered at Tm, another Mode Register Set command may be registered at Tm+4, even if (Tm+4 - Tm) is 4 x tCK(avg) + tERR(4per),min.
- Specific Note b: These parameters are measured from a command/address signal (CKE, CS#, RAS#, CAS#, WE#, ODT, BA0, A0, A1, etc.) transition edge to its respective clock signal (CK/CK#) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), tJIT(cc), etc.), as the setup and hold are relative to the clock signal crossing that latches the command/address. That is, these parameters should be met whether clock jitter is present or not.
- Specific Note c: These parameters are measured from a data strobe signal (DQS(L/U), DQS(L/U)#) crossing to its respective clock signal (CK, CK#) crossing. The spec values are not affected by the amount of clock jitter applied (i.e. tJIT(per), tJIT(cc), etc.), as these are relative to the clock signal crossing. That is, these parameters should be met whether clock jitter is present or not.
- Specific Note d: These parameters are measured from a data signal (DM(L/U), DQ(L/U)0, DQ(L/U)1, etc.) transition edge to its respective
- data strobe signal (DQS(L/U), DQS(L/U)#) crossing. Specific Note e: For these parameters, the DDR3L SDRAM device supports tnPARAM [nCK] = RU{ tPARAM [ns] / tCK(avg) [ns] }, which is in clock cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK(avg)}, which is in clock cycles, if all input clock jitter specifications are met. This means: For DDR3L-800 6-6-6, of which tRP =15ns, the device will support tnRP = RU{tRP / tCK(avg)} = 6, as long as the input clock jitter specifications are met, i.e. Precharge command at Tm and Active command at Tm+6 is valid even if (Tm+6 - Tm) is less than 15ns due to input clock jitter.
- Specific Note f: When the device is operated with input clock jitter, this parameter needs to be derated by the actual tERR(mper), act of the input clock, where 2 <= m <= 12. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR3L-800 SDRAM has tERR(mper),act,min = - 172 ps and tERR(mper),act,max = + 193 ps, then tDQSCK,min(derated) = tDQSCK,min - tERR(mper),act,max = - 400 ps - 193 ps = - 593 ps and tDQSCK,max(derated) = tDQSCK,max - tERR(mper),act,min = 400 ps + 172 ps = + 572 ps. Similarly, tLZ(DQ) for DDR3L-800 derates to tLZ(DQ),min(derated) = - 800 ps - 193 ps = - 993 ps and tLZ(DQ),max(derated) = 400 ps + 172 ps = + 572 ps. (Caution on the min/max usage!) Note that tERR(mper),act,min is the minimum measured value of tERR(nper) where 2 <= n <= 12, and tERR(mper),act,max is the maximum measured value of tERR(nper) where 2 <= n <= 12.
- Specific Note g: When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT(per), act of the input clock. (output deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR3L-800 SDRAM has tCK(avg),act = 2500 ps, tJIT(per),act,min = - 72 ps and tJIT(per),act,max = + 93 ps, then tRPRE,min(derated) = tRPRE,min + tJIT(per),act,min = 0.9 x tCK(avg),act + tJIT(per),act,min = 0.9 x 2500 ps - 72 ps = + 2178 ps. Similarly, tQH,min(derated) = tQH,min + tJIT(per),act,min = 0.38 x tCK(avg),act + tJIT(per),act,min = 0.38 x 2500 ps - 72 ps = + 878 ps. (Caution on the min/max usage!)

### NOTE:

- 1. Actual value dependent upon measurement level definitions.
- 2. Commands requiring a locked DLL are: READ (and READA) and synchronous ODT commands.
- 3. The max values are system dependent.
- 4. WR as programmed in mode register.
- 5. Value must be rounded-up to next higher integer value.
- 6. There is no maximum cycle time limit besides the need to satisfy the refresh interval, tREFI.
- 7. ODT turn on time (min.) is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time (max.) is when the ODT resistance is fully on. Both are measured from ODTLon.
- ODT turn-off time (min.) is when the device starts to turn-off ODT resistance. ODT turn-off time (max.) is when the bus is in high 8. impedance. Both are measured from ODTLoff.
- 9. tWR is defined in ns, for calculation of tWRPDEN it is necessary to round up tWR / tCK to the next integer.
- 10. WR in clock cycles as programmed in MR0.
- 11. The maximum read postamble is bound by tDQSCK(min) plus tQSH(min) on the left side and tHZ(DQS)max on the right side.
- 12. Output timing deratings are relative to the SDRAM input clock. When the device is operated with input clock jitter, this parameter needs to be derated by TBD.
- Value is only valid for RON34.
- 14. Single ended signal parameter. Refer to the section of tLZ(DQS), tLZ(DQ), tHZ(DQS), tHZ(DQ) Notes for definition and measurement method.
- 15. tREFI depends on operating case temperature (Tc)..
- 16. tIS(base) and tIH(base) values are for 1V/ns command/addresss single-ended slew rate and 2V/ns CK, CK# differential slew rate, Note for DQ and DM signals, VREF(DC) = VREFDQ(DC). For input only pins except RESET#, VREF(DC) = VREFCA(DC). See Address / Command Setup, Hold and Derating section.
- 17. tDS(base) and tDH(base) values are for 1V/ns DQ single-ended slew rate and 2V/ns DQS, DQS# differential slew rate. Note for DQ and DM signals,VREF(DC)= VREFDQ(DC). For input only pins except RESET, VREF(DC) = VREFCA(DC). See Data Setup, Hold and and Slew Rate Derating section.
- 18. Start of internal write transaction is defined as follows ;

For BL8 (fixed by MRS and on-the-fly) : Rising clock edge 4 clock cycles after WL. For BC4 (on-the-fly) : Rising clock edge 4 clock cycles after WL.

For BC4 (fixed by MRS) : Rising clock edge 2 clock cycles after WL.

19. The maximum read preamble is bound by tLZDQS(min) on the left side and tDQSCK(max) on the right side.



- 20. CKE is allowed to be registered low while operations such as row activation, precharge, autoprecharge or refresh are in progress, but power-down IDD spec will not be applied until finishing those operation.
- 21. Although CKE is allowed to be registered LOW after a REFRESH command once tREFPDEN(min) is satisfied, there are cases where additional time such as tXPDLL(min) is also required.
- 22. Defined between end of MPR read burst and MRS which reloads MPR or disables MPR function.
- 23. One ZQCS command can effectively correct a minimum of 0.5 % (ZQCorrection) of RON and RTT impedance error within 64 nCK for all speed bins assuming the maximum sensitivities specified in the "Output Driver Voltage and Temperature Sensitivity" and "ODT Voltage and Temperature Sensitivity" tables. The appropriate interval between ZQCS commands can be determined from these tables and other application specific parameters.

One method for calculating the interval between ZQCS commands, given the temperature (Tdriftrate) and voltage (Vdriftrate) drift rates that the SDRAM is subject to in the application, is illustrated. The interval could be defined by the following formula:

#### ZQCorrection

#### (TSens x Tdriftrate) + (VSens x Vdriftrate)

where TSens = max(dRTTdT, dRONdTM) and VSens = max(dRTTdV, dRONdVM) define the SDRAM temperature and voltage sensitivities.

- 24. The tIS(base) AC150 specifications are adjusted from the tIS(base) specification by adding an additional 100 ps of derating to accommodate for the lower alternate threshold of 150 mV and another 25 ps to account for the earlier reference point [(175 mv 150 mV) / 1 V/ns].
- 25. Pulse width of a input signal is defined as the width between the first crossing of VREF(DC) and the consecutive crossing of VREF(DC).
- 26. tDQSL describes the instantaneous differential input low pulse width on DQS DQS#, as measured from one falling edge to the next consecutive rising edge.
- 27. tDQSH describes the instantaneous differential input high pulse width on DQS DQS#, as measured from one rising edge to the next consecutive falling edge.
- 28. tDQSH,act + tDQSL,act = 1 tCK,act ; with tXYZ,act being the actual measured value of the respective timing parameter in the application.
- 29. tDSH,act + tDSS,act = 1 tCK,act ; with tXYZ,act being the actual measured value of the respective timing parameter in the application.
- 30. tCH(abs) is the absolute instantaneous clock high pulse width, as measured from one rising edge to the following falling edge.
- 31. tCL(abs) is the absolute instantaneous clock low pulse width, as measured from one falling edge to the following rising edge.
- 32. n = from 13 cycles to 50 cycles. This row defines 38 parameters.



# 4.3 IDD Specification

### Table 34 - IDD Specification

| Conditions                                                                                                                                                                                                                                     | Symbol | Data rate<br>(Mbps) | IDD max.<br>(X16) | IDD max.<br>(X8) | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|-------------------|------------------|------|
| <b>Operating One Bank Active-Precharge Current;</b> CKE: High; External clock:<br>On; tCK, nRC, nRAS, CL: see timing used table; BL: 8; AL: 0; CS#: High<br>between ACT and PRE; Command, Address: partially toggling; Data IO:                |        | 1866                | 57                | 47               | mA   |
| FLOATING; DM:stable at 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                     | IDD0   | 2133                | 59                | 49               |      |
| <b>Operating One Bank Active-Read-Precharge Current;</b> CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see timing used table; BL: 8; AL: 0; CS#: High between ACT, RD and PRE; Command, Address, Data IO: partially                 | IDD1   | 1866                | 82                | 62               | mA   |
| toggling; DM:stable at 0; Bank Activity: Cycling with one bank active at a time;<br>Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                  |        | 2133                | 85                | 65               |      |
| Precharge Power-Down Current Slow Exit; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; CS#: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks              | IDD2P0 | 1866                | 7                 | 7                | mA   |
| closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable<br>at 0; Precharge Power Down Mode: Slow Exit                                                                                                                     |        | 2133                | 7                 | 7                |      |
| Precharge Power-Down Current Fast Exit; CKE: Low; External clock: On; tCK,<br>CL: see timing used table; BL: 8; AL: 0; CS#: stable at 1; Command, Address:<br>stable at 0; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed; | IDD2P1 | 1866                | 14                | 14               | mA   |
| Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0;<br>Precharge Power Down Mode: Fast Exit                                                                                                                             |        | 2133                | 16                | 16               |      |
| <b>Precharge Standby Current;</b> CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; CS#: stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed;     | IDD2N  | 1866                | 24                | 24               | mA   |
| Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                                                                                                      |        | 2133                | 26                | 26               |      |
| <b>Precharge Standby ODT Current;</b> CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; CS#: stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks         | IDD2NT | 1866                | 31                | 28               | mA   |
| closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal:<br>toggling                                                                                                                                                              |        | 2133                | 33                | 30               |      |
| Precharge Quiet Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table;<br>BL: 8; AL: 0; CS#: stable at 1; Command, Address: stable at 0; Data IO:                                                                     | IDD2Q  | 1866                | 24                | 24               | mA   |
| FLOATING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and<br>RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                                       |        | 2133                | 26                | 26               |      |
| Active Power-Down Current; CKE: Low; External clock: On; tCK, CL: see<br>timing used table; BL: 8; AL: 0; CS#: stable at 1; Command, Address: stable at<br>0; Data IO: EL OATING: DM: stable at 0; Back Activity; all backs approx Output      | IDD3P  | 1866                | 26                | 26               | mA   |
| 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open; Output<br>Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                             | UD3P   | 2133                | 28                | 28               |      |



| Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                             | Symbol | Data rate<br>(Mbps) | IDD max.<br>(x16) | IDD max.<br>(X8) | Unit       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------|-------------------|------------------|------------|
| Active Standby Current; CKE: High; External clock: On; tCK, CL: see<br>timing used table; BL: 8; AL:0; CS#: stable at 1; Command, Address: partially<br>toggling; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open;                                                                                                                                                                                                                   | IDD3N  | 1866                | 38                | 30               | mA         |
| Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                                                                                                                                                                                                                                                                                                              |        | 2133                | 40                | 32               | ma         |
| <b>Operating Burst Read Current;</b> CKE: High; External clock: On; tCK, CL: see timing used table; BL:8; AL: 0; CS#: High between RD; Command, Address: partially toggling; Data IO: seamless read data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0      | IDD4R  | 1866                | 163               | 153              |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | 2133                | 173               | 163              | mA         |
| <b>Operating Burst Write Current;</b> CKE: High; External clock: On; tCK, CL: see timing used table; BL:8; AL: 0; CS#: High between WR; Command, Address: partially toggling; Data IO: seamless write data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at HIGH | IDD4W  | 1866                | 153               | 153              | <b>m</b> ( |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 100400 | 2133                | 163               | 163              | mA         |
| <b>Burst Refresh Current;</b> CKE: High; External clock: On; tCK, CL, nRFC: see timing used table; BL: 8; AL: 0; CS#: High between REF; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: REF command every nRFC; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                                                      | IDD5B  | 1866                | 240               | 240              | mA         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | 2133                | 247               | 247              |            |
| Self Refresh Current: Normal Temperature Range; TCASE: 0- 85°C; Auto<br>Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT):<br>Normal; CKE: Low; External clock: Off; CK and CK: LOW; CL: see timing                                                                                                                                                                                                                                   | IDD6   | 1866                | 10                | 10               | mA         |
| used table; BL: 8; AL: 0; CS#, Command, Address, Data IO: FLOATING; DM:<br>stable at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT:<br>Enabled in Mode Registers; ODT Signal: MID-LEVEL                                                                                                                                                                                                                                              |        | 2133                | 10                | 10               |            |
| <b>Self Refresh Current: Extended Temperature Range;</b> TCASE: 0- 95°C;<br>Auto Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT):<br>Extended; CKE: Low; External clock: Off; CK and CK#: LOW; CL: see timing                                                                                                                                                                                                                       |        | 1866                | 14                | 14               |            |
| used table; BL: 8; AL: 0; CS#, Command, Address, Data IO: FLOATING; DM:<br>stable at 0; Bank Activity: Extended Temperature Self-Refresh operation;<br>Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: MID-<br>LEVEL                                                                                                                                                                                                                     | IDD6ET | 2133                | 14                | 14               | mA         |
| <b>Operating Bank Interleave Read Current;</b> CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see timing used table; BL: 8; AL: CL-1; CS#: High between ACT and RDA; Command, Address: partially toggling; Data IO: read data bursts with different data between one burst and                                                                                                                                                   | IDD7   | 1866                | 198               | 188              | mA         |
| the next one; DM: stable at 0; Bank Activity: two times interleaved cycling through banks (0, 1,7) with different addressing; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0                                                                                                                                                                                                                                                |        | 2133                | 208               | 198              |            |
| <b>RESET Low Current;</b> RESET: Low; External clock: off; CK and CK#: LOW;<br>CKE: FLOATING; CS#, Command, Address, Data IO: FLOATING; ODT                                                                                                                                                                                                                                                                                                            | IDD8   | 1866                | Idd2P+2           | ldd2P+2          | mA         |
| Signal : FLOATING                                                                                                                                                                                                                                                                                                                                                                                                                                      |        | 2133                | Idd2P+2           | ldd2P+2          |            |



# 5 Package Outlines

Figure 6 reflects the current status of the outline dimensions of the DDR3 SDRAM packages for 2Gbit components x8 configuration. For functional description of each ball see **Chapter 1.4.1**.



Figure 7 reflects the current status of the outline dimensions of the DDR3 SDRAM packages for 2Gbit components x16 configuration. For functional description of each ball see **Chapter 1.4.3**.

### Figure 7 - Package outline for x16 Component





# 6 Product Type Nomenclature

For reference the UniIC SDRAM component nomenclature is enclosed in this chapter.

### Table 35 - DDR3 Memory Components

| Field | Description            | Values | Coding                               |
|-------|------------------------|--------|--------------------------------------|
| 1     | UniIC Component Prefix | SCB    | UnilC                                |
| 2     | Voltage                | 13     | VDD, VDDQ=1.283-1.45V & 1.425-1.575V |
| 3     | DRAM Technology        | н      | DDR3                                 |
| 4     | Density                | 2G     | 2Gbit                                |
| _     | Number of 1/Or         | 80     | x8                                   |
| 5     | Number of I/Os         | 16     | x 16                                 |
| 6     | Product Variant        | 09     | _                                    |
|       | Die Revision           | А      | First                                |
| 7     |                        | В      | Second                               |
|       |                        | С      | Third                                |
| 8     | Package,               | F      | FBGA                                 |
| 0     | Power                  | _      | Standard power product               |
| 9     |                        | L      | Low power product                    |
| 10    | Second Orada           | 11M    | CL-tRCD-tRP = 13-13-13               |
| 10    | Speed Grade            | 09N    | CL-tRCD-tRP = 14-14-14               |



# List of Figures

| Figure 1 - Ball out for 256 Mb ×8 Components (PG-TFBGA-78, Top View)                      | 7  |
|-------------------------------------------------------------------------------------------|----|
| Figure 2 - Ball out for 128 Mb ×16 Components (PG-TFBGA-96,Top View)                      | 10 |
| Figure 3 - Reference Load for AC Timings and Output Slew Rates                            | 26 |
| Figure 4 - AC Overshoot / Undershoot Definitions for Address and Control Signals          |    |
| Figure 5 - AC Overshoot / Undershoot Definitions for Clock, Data, Strobe and Mask Signals |    |
| Figure 6 - Package outline for x8 Component                                               | 45 |
| Figure 7 - Package outline for x16 Component                                              | 45 |



# List of Tables

| Table 1 - Ordering Information for 2Gbit DDR3L Component                                    |    |
|---------------------------------------------------------------------------------------------|----|
| Table 2 - 2Gbit DDR3L SDRAM Addressing                                                      | 6  |
| Table 3 - Input / Output Signal Functional Description for x8 Component                     | 8  |
| Table 4 - Input / Output Signal Functional Description for x16 Component1                   | 11 |
| Table 5 - Command Truth Table 1                                                             | 13 |
| Table 6 - Clock Enable (CKE) Truth Table for Synchronous Transitions1                       | 4  |
| Table 7 - Data Mask (DM) Truth Table1                                                       | 15 |
| Table 8 - MR0 Mode Register Definition (BA[2:0]=000 <sub>B</sub> )1                         | 17 |
| Table 9 - MR1 Mode Register Definition (BA[2:0]=001 <sub>B</sub> )1                         | 9  |
| Table 10 - MR2 Mode Register Definition (BA[2:0]=010 <sub>B</sub> )2                        | 21 |
| Table 11 - MR3 Mode Register Definition (BA[2:0]=011 <sub>B</sub> )2                        |    |
| Table 12 - Bit Order during Burst                                                           | 24 |
| Table 13 - Absolute Maximum Ratings2                                                        |    |
| Table 14 - SDRAM Component Operating Temperature Range 2                                    |    |
| Table 15 - DC Operating Conditions2                                                         |    |
| Table 16 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals     | 27 |
| Table 17 - DC and AC Input Levels for Single-Ended DQ and DM Signals2                       | 27 |
| Table 18 - Differential swing requirement for clock (CK - CK#) and strobe (DQS - DQS#)      |    |
| Table 19 - Allowed Time Before Ringback (tDVAC) for CK - CK# and DQS - DQS#                 |    |
| Table 20 - Each Single-Ended Levels for CK, DQS, DQS#, CK#2                                 |    |
| Table 21 - Cross Point Voltage for Differential Input Signals (CK, DQS)2                    | 29 |
| Table 22 - DC and AC Output Levels for Single-Ended Signals2                                | 29 |
| Table 23 - AC Output Levels for Differential Signals2                                       | 29 |
| Table 24 - Output Slew Rates2                                                               | 29 |
| Table 25 - ODT DC Impedance and Mid-Level Characteristics                                   | 30 |
| Table 26 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift       | 30 |
| Table 27 - ODT DC Impedance Sensitivity Parameters3                                         | 30 |
| Table 28 - Interface Capacitance Values                                                     | 31 |
| Table 29 - AC Overshoot / Undershoot Specification for Address and Control Signals          | 32 |
| Table 30 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals | 32 |
| Table 31 - DDR3L-1866 Speed Bins                                                            | 34 |
| Table 32 - DDR3L-2133 Speed Bins                                                            | 35 |
| Table 33 - AC Timing Parameters                                                             | 37 |
| Table 34 - IDD Specification                                                                | 13 |
| Table 35 - DDR3 Memory Components4                                                          | 16 |



Edition 2024-06 Published by Xi'an UniIC Semiconductors Co., Ltd.

Xi'an: 4th Floor, Building A, No. 38 Gaoxin 6th Road, Xian High-tech Industries Development Zone Xi'an, Shannxi 710075, P. R. China Tel: +86-29-88318000 Fax: +86-29-88453299

info@unisemicon.com

© UniIC 2024. All Rights Reserved.

### Legal Disclaimer

THE INFORMATION GIVEN IN THIS INTERNET DATA SHEET SHALL IN NO EVENT BE REGARDED AS A GUARANTEE OF CONDITIONS OR CHARACTERISTICS. WITH RESPECT TO ANY EXAMPLES OR HINTS GIVEN HEREIN, ANY TYPICAL VALUES STATED HEREIN AND/OR ANY INFORMATION REGARDING THE APPLICATION OF THE DEVICE, UNIIC HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND, INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY.

### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest UniIC Office.

### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest UniIC Office.

UniIC Components may only be used in life-support devices or systems with the express written approval of UniIC, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

www.unisemicon.com