# SCB13H4Gxx0AF 4Gbit DDR3L SDRAM EU RoHS Compliant Products # **Data Sheet** Rev. I | <b>Revision Hist</b> | Revision History | | | | | | | | | |----------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Date | Revision Subjects (major changes since last revision) | | | | | | | | | | 2017-12 | А | Initial Release | | | | | | | | | 2019-04 | В | Add the product of 2133 M | | | | | | | | | 2019-10 | С | Modify Row Address Format review (2020-05) | | | | | | | | | 2020-06 | D | Modify Figure 1 - Ball out for 512 Mb ×8 Components (PG-TFBGA-78) Modify Figure 2 - Ball out for 256 Mb ×16 Components (PG-TFBGA-96) | | | | | | | | | 2020-07 | E | Update the pictures for Figure 1 and Figure 2 | | | | | | | | | 2020-07 | F | Add the product of industrial grade | | | | | | | | | 2020-09 | G | Update the picture for Figure 6: Package Outline for 4Gbit Components x8 Configuration | | | | | | | | | 2022-08 | Н | Update the value for IDD5B 1600 & 1866 (Page 44) | | | | | | | | | 2023-04 | I | Modify the typo: Speed bin information (CL-tRCD-tRP) of 1600 from 9-9-9 to 11-11-11. | | | | | | | | #### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: <a href="mailto:info@unisemicon.com">info@unisemicon.com</a> # **Contents** | Co | ntents | | | |------|----------------------|----------------------------------------------------------------------------|----| | 1 | Overviev | / | 4 | | | 1.1 F | Features | 4 | | | 1.2 F | Product List | 5 | | | 1.3 | DDR3L SDRAM Addressing | 6 | | | 1.4 F | Package Ball out | 7 | | | 1.4 | .1 Ball out for 512 Mb × 8 Components | 7 | | | 1.4. | 2 Ball out for 256 Mb x 16 Components | 8 | | | 1.5 I | nput / Output Signal Functional Description | 9 | | 2 | Function | al Description | 11 | | | 2.1 | Fruth Tables | 11 | | | 2.2 | Mode Register 0 (MR0) | 14 | | | 2.3 | Mode Register 1 (MR1) | 16 | | | 2.4 | Mode Register 2 (MR2) | 18 | | | 2.5 | Mode Register 3 (MR3) | 20 | | | 2.6 E | Burst Order | 21 | | 3 | Operatin | g Conditions and Interface Specification | 22 | | | 3.1 | Absolute Maximum Ratings | 22 | | | 3.2 | Operating Conditions | 23 | | | 3.3 I | nterface Test Conditions | 24 | | | 3.4 | /oltage Levels | 25 | | | 3.4 | .1 DC and AC Logic Input Levels | 25 | | | 3.4 | .2 DC and AC Output Measurements Levels | 27 | | | 3.5 | Output Slew Rates | 28 | | | 3.6 | DDT DC Impedance and Mid-Level Characteristics | 29 | | | 3.7 | ODT DC Impedance Sensitivity on Temperature and Voltage Drifts | 29 | | | 3.8 I | nterface Capacitance | 30 | | | 3.9 | Overshoot and Undershoot Specification | 31 | | 4 | Speed Bi | ns, AC Timing and IDD | 33 | | | 4.1 | Speed Bins | 33 | | | 4.2 | AC Timing Characteristics ( VDD = 1.283V to 1.45V; VDDQ =1.283V to 1.45V ) | 37 | | | 4.3 I | DD Specification (IDD Maximum Limits Die for 1.35/1.5V Operation) | 43 | | 5 | Package | Outlines | 45 | | 6 | Product <sup>-</sup> | Type Nomenclature | 47 | | List | of Figures | | 48 | | Liet | of Tables | | 49 | 3/50 ### 1 Overview This chapter gives an overview of the 4Gbit DDR3L SDRAM component product and describes its main characteristics. #### 1.1 Features The 4Gbit DDR3L SDRAM offers the following key features: - VDD,=VDDQ=1.35V(1.283V-1.45V) - $_{\circ}$ Backward compatible to VDD=VDDQ=1.5 V ± 0.075V) - -Supports DDR3L devices to be backward compatible in 1.5V applications - 。Data rate:1600Mbps/1866Mbps/2133Mbps - . Differential bidirectional data strobe - 。 8*n*-bit prefetcharchitecture - . Differential clock inputs (CK, CKB) - 。8 internal banks - $_{\circ}\,$ Nominal and dynamic on-die termination (ODT) for data, strobe, and mask signals - 。 Programmable CAS (READ) latency (CL) - Programmable posted CAS additive latency (AL) - Programmable CAS (WRITE) latency (CWL) - Fixed burst length (BL) of 8 and burst chop (BC) of 4 (via the mode register set [MRS]) - · Selectable BC4 or BL8 on-the-fly (OTF) - · Self-refresh mode - TC of 0°C to + 95°C - 64ms, 8192-cycle refresh at 0°C to +85°C - 32ms at +85°C to +95°C - · Self refresh temperature (SRT) - Automatic self refresh (ASR) - Write leveling - · Multi-purpose register - · Output driver calibration #### **Options** - Configuration - -512 Meg x 8 - 256 Meg x 16 - FBGA package (Pb-free) x8 - 78-ball (10.6mm x 7.5mm) - FBGA package (Pb-free) x16 - 96-ball (13.5mm x 7.5mm) - Timing cycle time - 938ps @ CL = 14 (DDR3-2133) - 1.07ns @ CL = 13 (DDR3-1866) - 1.25ns @ CL = 11 (DDR3-1600) - Operating temperature - Commercial, ( $0^{\circ}$ C ≤TC ≤ +95 $^{\circ}$ C) - Industrial, (-40°C ≤TC ≤ +95°C) ### 1.2 Product List **Table 1** shows all possible products within the 4Gbit DDR3L SDRAM component generation. Availability depends on application needs. For UniIC part number nomenclature see **Chapter 6**. Table 1 - Ordering Information for4Gbit DDR3L Components | Table 1 - Ordering information for 40bit box32 components | | | | | | | | | |-----------------------------------------------------------|----------------------|-----|----------------------|--------------------|-------------|--|--|--| | UniIC Part Number | Max. Clock frequency | Org | CAS-RCD-RP latencies | Speed Sort<br>Name | Package | | | | | Commercial Temperature Range(0°C ~ +95°C) | | | | | | | | | | SCB13H4G800AF-13K | 800 MHz | ×8 | 11-11-11 | DDR3L-1600K | PG-TFBGA-78 | | | | | SCB13H4G800AF-11M | 933 MHz | ×8 | 13-13-13 | DDR3L-1866M | PG-TFBGA-78 | | | | | SCB13H4G800AF-09N | 1067 MHz | ×8 | 14-14-14 | DDR3L-2133N | PG-TFBGA-78 | | | | | SCB13H4G160AF-13K | 800 MHz | ×16 | 11-11-11 | DDR3L-1600K | PG-TFBGA-96 | | | | | SCB13H4G160AF-11M | 933 MHz | ×16 | 13-13-13 | DDR3L-1866M | PG-TFBGA-96 | | | | | SCB13H4G160AF-09N | 1067 MHz | ×16 | 14-14-14 | DDR3L-2133N | PG-TFBGA-96 | | | | | Industrial Temperature Range | (-40°C ~ +95°C) | | | | | | | | | SCB13H4G800AF-13KI | 800 MHz | ×8 | 11-11-11 | DDR3L-1600K | PG-TFBGA-78 | | | | | SCB13H4G800AF-11MI | 933 MHz | ×8 | 13-13-13 | DDR3L-1866M | PG-TFBGA-78 | | | | | SCB13H4G800AF-09NI | 1067 MHz | ×8 | 14-14-14 | DDR3L-2133N | PG-TFBGA-78 | | | | | SCB13H4G160AF-13KI | 800 MHz | ×16 | 11-11-11 | DDR3L-1600K | PG-TFBGA-96 | | | | | SCB13H4G160AF-11MI | 933 MHz | ×16 | 13-13-13 | DDR3L-1866M | PG-TFBGA-96 | | | | | SCB13H4G160AF-09NI | 1067 MHz | ×16 | 14-14-14 | DDR3L-2133N | PG-TFBGA-96 | | | | ## 1.3 DDR3L SDRAM Addressing #### Table 2 - 4Gbit DDR3L SDRAM Addressing | | | l . | 1 | |-----------------------|-----------------------------|------------------------------|------| | Configuration | 512Mb × 8 | 256Mb × 16 | Note | | Internal Organization | 8 banks x 64M words x 8bits | 8 banks x 32M words x 16bits | | | Refresh count | 8K | 8K | | | Bank Address | 8(BA[2:0]) | 8(BA[2:0]) | | | Row Address | 64K (A[15:0]) | 32K (A[14:0]) | | | Column Address | 1K(A[9:0]) | 1K(A[9:0]) | | | Page Size | 1KB | 2KB | | ## 1.4 Package Ball out Figure 1 show the ball outs for DDR3L SDRAM components. See Chapter 5 for package outlines. ### 1.4.1 Ball out for 512 Mb x 8 Components Figure 1 - Ball out for 512 Mb ×8 Components (PG-TFBGA-78) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |--------|--------|------|---|---|---|----------|--------|------| | VSS | VDD | NC | | Α | | NU/TDQS# | VSS | VDD | | VSS | VSSQ | DQ0 | | В | | DM/TDQS | VSSQ | VDDQ | | VDDQ | DQ2 | DQS | | С | | DQ1 | DQ3 | VSSQ | | VSSQ | DQ6 | DQS# | | D | | VDD | VSS | VSSQ | | VREFDQ | VDDQ | DQ4 | | E | | DQ7 | DQ5 | VDDQ | | NC | VSS | RAS# | | F | | СК | VSS | NC | | ODT | VDD | CAS# | | G | | CK# | VDD | CKE | | NC | CS# | WE# | | Н | | A10/AP | ZQ | NC | | VSS | BA0 | BA2 | | J | | A15 | VREFCA | VSS | | VDD | А3 | A0 | | K | | A12/BC# | BA1 | VDD | | VSS | A5 | A2 | | L | | A1 | A4 | VSS | | VDD | A7 | A9 | | М | | A11 | A6 | VDD | | VSS | RESET# | A13 | | N | | A14 | A8 | VSS | ## 1.4.2 Ball out for 256 Mb x 16 Components Figure 2 - Ball out for 256 Mb ×16 Components (PG-TFBGA-96) | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | |--------|--------|-------|---|---|---|---------|--------|------| | VDDQ | DQU5 | DQU7 | | Α | | DQU4 | VDDQ | VSS | | VSSQ | VDD | VSS | | В | | DQSU# | DQU6 | VSSQ | | VDDQ | DQU3 | DQU1 | | С | | DQSU | DQU2 | VDDQ | | VSSQ | VDDQ | DMU | | D | | DQU0 | VSSQ | VDD | | VSS | VSSQ | DQL0 | | E | | DML | VSSQ | VDDQ | | VDDQ | DQL2 | DQSL | | F | | DQL1 | DQL3 | VSSQ | | VSSQ | DQL6 | DQSL# | | G | | VDD | VSS | VSSQ | | VREFDQ | VDDQ | DQL4 | | н | | DQL7 | DQL5 | VDDQ | | NC | VSS | RAS# | | J | | СК | VSS | NC | | ODT | VDD | CAS# | | K | | CK# | VDD | CKE | | NC | CS# | WE# | | L | | A10/AP | ZQ | NC | | VSS | BA0 | BA2 | | М | | NC | VREFCA | VSS | | VDD | А3 | AO | | N | | A12/BC# | BA1 | VDD | | VSS | A5 | A2 | | Р | | A1 | A4 | VSS | | VDD | Α7 | A9 | | R | | A11 | A6 | VDD | | VSS | RESET# | A13 | | т | | A14 | A8 | VSS | ## 1.5 Input / Output Signal Functional Description Table 3 - Input / Output Signal Functional Description | Symbol | Туре | Function | |-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CK, /CK | Input | <b>Clock:</b> CK and /CK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of /CK. | | CKE | Input | <b>Clock Enable:</b> CKE High activates, and CKE Low deactivates internal clock signals and device input buffers and output drivers. Taking CKE Low provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (active row in any bank). CKE is asynchronous for Self-Refresh exit. After $V_{\rm REFCA}$ and $V_{\rm REFDQ}$ have become stable during the power on and initialization sequence, they must be maintained during all operations (including Self-Refresh). CKE must be maintained High throughout read and write accesses. Input buffers, excluding CK, /CK, ODT, CKE and /RESET are disabled during Power-down. Input buffers, excluding CKE and RESET are disabled during self refresh. | | /CS | Input | Chip Select: All commands are masked when /CS is registered High. /CS provides for external Rank selection on systems with multiple ranks. /CS is considered part of the command code. | | /RAS, /CAS, /WE | Input | Command Inputs: /RAS, /CAS and /WE (along with /CS) define the command being entered. | | ODT | Input | <b>On-Die Termination:</b> ODT (registered High) enables termination resistance internal to the DDR3L SDRAM. When enabled, ODT is only applied to each DQ, DQS, /DQS and DM signal for×8 configurations. The ODT signal will be ignored if the Mode Register MR1 is programmed to disable ODT and during Self Refresh. | | DM | Input | <b>Input Data Mask:</b> DM is an input mask signal for write data. Input data is masked when DM is sampled High coincident with that input data during a Write access. DM is sampled on both edges of DQS. | | BA0 - BA2 | Input | <b>Bank Address Inputs:</b> Define to which bank an Active, Read, Write or Precharge command is being applied. Bank address also determines which mode register is to be accessed during a mode register set cycle. | | A0 – A15 | Input | Address Inputs: Provides the row address for Active commands and the column address for Read/Write commands to select one location out of the memory array in the respective bank. (A10/AP and A12 /BC have additional functions, see below). The address inputs also provide the op-code during Mode Register Set commands. | | A10 AP | Input | Auto-Precharge: A10 AP is sampled during Read/Write commands to determine whether Auto-Precharge should be performed to the accessed bank after the Read/Write operation. (High: Auto-Precharge, Low: no Auto-Precharge). A10 AP is sampled during Precharge command to determine whether the Precharge applies to one bank (A10 Low) or all banks (A10 High). If only one bank is to be precharged, the bank is selected by bank addresses. | | A12 /BC | Input | <b>Burst Chop:</b> A12 /BC is sampled during Read and Write commands to determine if burst chop (on-the-fly) will be performed. (High: no burst chop, Low: burst chopped). See "Command Truth Table" on Page 11 for details. | | DQ | Input/<br>Output | Data Input/Output: Bi-directional data bus. | | DQS /DQS | Input/<br>Output | <b>Data Strobe:</b> output with read data, input with write data. Edge-aligned with read data, centered in write data. The data strobes DQS are paired with differential signals /DQS, to provide differential pair signaling to the system during both read and write. DDR3L | | Symbol | Туре | Function | |-------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | /RESET | CMOS<br>Input | <b>Active Low Asynchronous Reset:</b> Reset is active when /RESET is Low, and inactive when /RESET is High. /RESET must be High during normal operation. /RESET is a CMOS rail to rail signal with DC High and Low are 80% and 20% of $V_{\rm DD}$ , /RESET active is destructive to data contents. | | NC | _ | No Connect: no internal electrical connection is present | | $V_{DDQ}$ | Supply | <b>DQ Power Supply:</b> 1.283V to 1.45V or 1.5 V ± 0.075V | | $V_{\sf SSQ}$ | Supply | DQ Ground | | $V_{DD}$ | Supply | <b>Power Supply:</b> 1.283V to 1.45V or 1.5 V ± 0.075V | | $V_{\mathtt{SS}}$ | Supply | Ground | | $V_{REFDQ}$ | Supply | Reference Voltage for DQ | | $V_{REFCA}$ | Supply | Reference Voltage for Command and Address inputs | | ZQ | Supply | Reference ball for ZQ calibration | Note: Input only pins (BA0-BA2, A0-A15, /RAS, /CAS, /WE, /CS, CKE, ODT, and /RESET) do not supply termination. # 2 Functional Description ### 2.1 Truth Tables The truth tables list the input signal values at a given clock edge which represent a command or state transition expected to be executed by the DDR3L SDRAM. **Table 4** lists all valid commands to the DDR3L SDRAM. For a detailed description of the various power mode entries and exits please refer to **Table 5**. In addition, the DM functionality is described in **Table 6**. **Table 4 - Command Truth Table** | Function | Abbr. | CKE | | /CS | /RAS | /CAS | /WE | BA2 | A13-<br>A15 | A12 <br>/BC | A10 <br>AP | A11,<br>A9-A0 | Note | |-------------------------------|-------|----------------|----------------|-----|------|------|-----|-----|------------------|-------------|------------|---------------|--------------------| | | | Prev.<br>Cycle | Curr.<br>Cycle | | | | | BA0 | AIJ | /BC | AF | A3-A0 | | | Mode Register Set | MRS | Н | Н | L | L | L | L | ВА | OP C | ode | ı | I. | 1)2)3)4)5) | | Refresh | REF | Н | Н | L | L | L | Н | V | V | V | V | V | 1)2)3)4)5) | | Self-Refresh Entry | SRE | Н | L | L | L | L | Н | V | V | V | V | V | 1)2)3)4)5)6)7)8) | | Self-Refresh Exit | SRX | L | Н | Н | V | V | ٧ | V | V | V | V | V | 1)2)3)4)5)6)7)8)9) | | | | | | L | Н | Н | Н | | | | | | | | Single Bank Precharge | PRE | Н | Н | L | L | Н | L | ВА | V | V | L | V | 1)2)3)4)5) | | Precharge all Banks | PREA | Н | Н | L | L | Н | L | V | V | V | Н | V | 1)2)3)4)5) | | Active | ACT | Н | Н | L | L | Н | Н | ВА | RA (Row Address) | | ) | 1)2)3)4)5) | | | Write (BL8MRS or BC4MRS) | WR | Н | Н | L | Н | L | L | ВА | V | V | L | CA | 1)2)3)4)5)10) | | Write (BC4OTF) | WRS4 | Н | Н | L | Н | L | L | ВА | V | L | L | CA | 1)2)3)4)5)10) | | Write (BL8OTF) | WRS8 | Н | Н | L | Н | L | L | ВА | V | Н | L | CA | 1)2)3)4)5)10) | | Write w/AP (BL8MRS or BC4MRS) | WRA | Н | Н | L | Н | L | L | ВА | V | V | Н | CA | 1)2)3)4)5)10) | | Write w/AP (BC4OTF) | WRAS4 | Н | Н | L | Н | L | L | ВА | V | L | Н | CA | 1)2)3)4)5)10) | | Write w/AP (BL8OTF) | WRAS8 | Н | Н | L | Н | L | L | ВА | V | Н | Н | CA | 1)2)3)4)5)10) | | Read (BL8MRS or<br>BC4MRS) | RD | Н | Н | L | Н | L | Н | ВА | V | V | L | CA | 1)2)3)4)5)10) | | Read (BC4OTF) | RDS4 | Н | Н | L | Н | L | Н | ВА | V | L | L | CA | 1)2)3)4)5)10) | | Read (BL8OTF) | RDS8 | Н | Н | L | Н | L | Н | ВА | V | Н | L | CA | 1)2)3)4)5)10) | | Read w/AP (BL8MRS or BC4MRS) | RDA | Н | Н | L | Н | L | Н | ВА | V | V | Н | CA | 1)2)3)4)5)10) | | Read w/AP (BC4OTF) | RDAS4 | Н | Н | L | Н | L | Н | ВА | V | L | Н | CA | 1)2)3)4)5)10) | | Read w/AP (BL8OTF) | RDAS8 | Н | Н | L | Н | L | Н | ВА | V | Н | Н | CA | 1)2)3)4)5)10) | | No Operation | NOP | Н | Н | L | Н | Н | Н | V | V | V | V | V | 1)2)3)4)5)11) | | Function | Abbr. | CKE | | CS | RAS | CAS | WE | BA2 | A13<br>A14 | A12 <br>/BC | | • | Note | |----------------------|-------|----------------|----------------|----|-----|-----|----|-----|------------|-------------|----|-------|-----------------| | | | Prev.<br>Cycle | Curr.<br>Cycle | | | | | BA0 | A14<br>A15 | /BC | AP | A9-A0 | | | Device Deselect | DES | Н | Н | Н | Х | Χ | Χ | Х | Х | Х | Х | Х | 1)2)3)4)5)12) | | Power Down Entry | PDE | Н | L | L | Н | Н | Н | V | V | V | V | V | 1)2)3)4)5)8)13) | | | | | | Н | V | V | ٧ | | | | | | | | Power Down Exit | PDX | L | Н | L | Н | Н | Н | V | V | V | V | V | 1)2)3)4)5)8)13) | | | | | | Н | ٧ | ٧ | V | | | | | | | | ZQ Calibration Short | ZQCS | Н | Н | L | Н | Н | L | Χ | Χ | Х | L | Х | 1)2)3)4)5) | | ZQ Calibration Long | ZQCL | Н | Н | L | Н | Н— | L- | X | X— | Х | Н | Х | 1)2)3)4)5) | - 1) BA = Bank Address, RA = Row Address, CA = Column Address, BC = Burst Chop, AP = Auto Precharge, X = Don't care, V = valid - 2) All DDR3L SDRAM commands are defined by states of /CS, /RAS, /CAS, /WE and CKE at the rising edge of the clock. The higher order address bits of BA, RA and CA are device density and IO configuration (×4, ×8, ×16) dependent. - 3) /RESET is a low active signal which will be used only for asynchronous reset. It must be maintained High during any function. - 4) Bank addresses (BA) determine which bank is to be operated upon. For MRS, BA selects a Mode Register. - 5) V means H or L (but a defined logic level) and X means either "defined or undefined (like floating) logic level". - 6) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh - 7) $V_{\rm REF}$ (both $V_{\rm REFCA}$ and $V_{\rm REFDQ}$ ) must be maintained during Self Refresh operation. - 8) Refer to "Clock Enable (CKE) Truth Table for Synchronous Transitions" on Page 13 for more detail with CKE transition. - 9) Self refresh exit is asynchronous. - 10) Burst reads or writes cannot be terminated or interrupted and Fixed/on-the-Fly BL will be defined by MRS. - 11) The No Operation (NOP) command should be used in cases when the DDR3L SDRAM is in an idle or a wait state. The purpose of the NOP command is to prevent the DDR3L SDRAM from registering any unwanted commands between operations. A NOP command will not terminate a previous operation that is still executing, such as a read or write burst. - 12) The Deselect command (DES) performs the same function as a No Operation command. - 13) The Power Down Mode does not perform any refresh operation. Table 5 - Clock Enable (CKE) Truth Table for Synchronous Transitions | Current State 1) | CKE(N-1) <sup>2)</sup> | CKE(N) <sup>2)</sup> | Command (N) <sup>3)</sup> | Action (N) <sup>3)</sup> | Note | | | | | |------------------|------------------------|---------------------------------------------------------------------------|---------------------------|----------------------------|---------------------|--|--|--|--| | | Previous<br>Cycle | Current<br>Cycle | /RAS, /CAS, /WE, /CS | | | | | | | | Power Down | L | L | Х | Maintain Power Down | 4)5)6)7)8)9) | | | | | | | L | Н | DES or NOP | Power Down Exit | 4)5)6)7)8)10) | | | | | | Self Refresh | L | L | Х | Maintain Self Refresh | 4)5)6)7)9)11) | | | | | | | L | Н | DES or NOP | Self Refresh Exit | 4)5)6)7)11)12)13) | | | | | | Bank(s) Active | Н | L | DES or NOP | Active Power Down Entry | 4)5)6)7)8)10)14) | | | | | | Reading | Н | L | DES or NOP | Power Down Entry | 4)5)6)7)8)10)14)15) | | | | | | Writing | Н | L | DES or NOP | Power Down Entry | 4)5)6)7)8)10)14)15) | | | | | | Precharging | Н | L | DES or NOP | Power Down Entry | 4)5)6)7)8)10)14)15) | | | | | | Refreshing | Н | L | DES or NOP | Precharge Power Down Entry | 4)5)6)7)10) | | | | | | All Banks Idle | Н | L | DES or NOP | Precharge Power Down Entry | 4)5)6)7)10)8)14)16) | | | | | | | Н | L | REF | Self Refresh Entry | 4)5)6)7)14)16)17) | | | | | | Any other state | Refer to "Co | "Command Truth Table" on Page 11 for more detail with all command signals | | | | | | | | - 1) Current state is defined as the state of the DDR3L SDRAM immediately prior to clock edge N. - 2) CKE(N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 3) COMMAND (N) is the command registered at clock edge N, and ACTION (N) is a result of COMMAND (N), ODT is not included here. - 4) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 5) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 6) CKE must be registered with the same value on t<sub>CKE.MIN</sub> consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the t<sub>CKE.MIN</sub> clocks of registeration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of t<sub>IS</sub> + t<sub>CKE.MIN</sub> + t<sub>IH</sub>. - 7) DES and NOP are defined in "Command Truth Table" on Page 11. - 8) The Power Down does not perform any refresh operations - 9) X means Don't care (including floating around $V_{\mathsf{REFCA}}$ ) in Self Refresh and Power Down. It also applies to address pins. - 10) Valid commands for Power Down Entry and Exit are NOP and DES only - 11) $V_{\rm REF}$ (both $V_{\rm REFCA}$ and $V_{\rm REFDQ}$ ) must be maintained during Self Refresh operation. - 12) On Self Refresh Exit DES or NOP commands must be issued on every clock edge occurring during the t<sub>XS</sub> period. Read, or ODT commands may be issued only after t<sub>XSDLL</sub> is satisfied. - 13) Valid commands for Self Refresh Exit are NOP and DES only. - 14) Self Refresh can not be entered while Read or Write operations are in progress. - 15) If all banks are closed at the conclusion of a read, write or precharge command then Precharge Power-down is entered, otherwise Active Power-down is entered. - 16) 'Idle state' is defined as all banks are closed ( $t_{RP}$ , $t_{DAL}$ , etc. satisfied), no data bursts are in progress, CKE is High, and all timings from previous operations are satisfied ( $t_{MRD}$ , $t_{MRD}$ , $t_{RFC}$ , $t_{ZQ\_INIT}$ , $t_{ZQ\_OPER}$ , $t_{ZQCS}$ , etc.) as well as all Self-Refresh exit and Power-Down Exit parameters are satisfied ( $t_{XS}$ , $t_{XP}$ , $t_{XPDLL}$ , etc.). - 17) Self Refresh mode can only be entered from the All Banks Idle state. - 18) Must be a legal command as defined in "Command Truth Table" on Page 11. #### Table 6 - Data Mask (DM) Truth Table | Name (Function) | DM | DQs | |-----------------|----|-------| | Write Enable | L | Valid | | Write Inhibit | Н | X | ### 2.2 Mode Register 0 (MR0) The mode register MR0 stores the data for controlling various operating modes of DDR3L SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR (write recovery time for auto-precharge) and DLL control for precharge Power-Down, which includes various vendor specific options to make DDR3L SDRAM useful for various applications. The mode register is written by asserting Low on /CS, /RAS, /CAS, WE, BA0, BA1, and BA2, while controlling the states of address pins according to Table 7. | BA | ۱2 | BA1 | BA0 | A15-A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |----|----|-----|-----|---------|-----|-----|-----|----|-----|----|----|----|----|-----|----|----|----| | | 0 | 0 | 0 | 01) | PPD | | WR | ı | DLL | ТМ | | CL | 1 | RBT | CL | В | L | | <u> able 7 - </u> | MR0 Mode | e register Definition (BA[2:0]=000 <sub>B</sub> ) | |-------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bits <sup>1)</sup> | Description | | BL | A[1:0] | <ul> <li>Burst Length (BL) and Control Method</li> <li>Number of sequential bits per DQ related to one Read/Write command.</li> <li>00<sub>B</sub> BL8MRS mode with fixed burst length of 8. A12 /BC at Read or Write command time is Don't care at read or write command time.</li> <li>01<sub>B</sub> BLOTF on-the-fly (OTF) enabled using A12 /BC at Read or Write command time. When A12 /BC is High during Read or Write command time a burst length of 8 is selected (BL8OTF mode). When A12 /BC is Low, a burst chop of 4 is selected (BC4OTF mode). Auto-Precharge can be enabled or disabled.</li> <li>10<sub>B</sub> BC4MRS mode with fixed burst chop of 4 with t<sub>CCD</sub> = 4 × n<sub>CK</sub>. A12 /BC is Don't care at Read or Write command time.</li> <li>11<sub>B</sub> TBD Reserved</li> </ul> | | RBT | A3 | Read Burst Type 0 <sub>B</sub> Nibble Sequential 1 <sub>B</sub> Interleaved | | CL | A[6:4,2] | CAS Latency (CL) CAS Latency is the delay, in clock cycles, between the internal Read command and the availability of the first bit of output data. Note: For more information on the supported CL and AL settings based on the operating clock frequency, refer to "Speed Bins" on Page 33. Note: All other bit combinations are reserved. 0000 <sub>B</sub> RESERVED 0010 <sub>B</sub> 5 0100 <sub>B</sub> 6 0110 <sub>B</sub> 7 1000 <sub>B</sub> 8 1010 <sub>B</sub> 9 1100 <sub>B</sub> 10 1110 <sub>B</sub> 11 | | Field | Bits <sup>1)</sup> | Description | |--------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ТМ | A7 | Test Mode The normal operating mode is selected by MR0(bit A7 = 0) and all other bits set to the desired values shown in this table. Programming bit A7 to a 1 places the DDR3L SDRAM into a test mode that is only used by the SDRAM manufacturer and should NOT be used. No operations or functionality is guaranteed if A7 = 1. O <sub>B</sub> Normal Mode 1 <sub>B</sub> Vendor specific test mode | | DLLres | A8 | The internal DLL Reset bit is self-clearing, meaning it returns back to the value of 0 after the DLL reset function has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time the DLL reset function is used, $t_{\rm DLLK}$ must be met before any functions that require the DLL can be used (i.e. Read commands or synchronous ODT operations). $0_{\rm B}$ No DLL Reset $1_{\rm B}$ DLL Reset triggered | | WR | A[11:9] | Write Recovery for Auto-Precharge Number of clock cycles for write recovery during Auto-Precharge. WR <sub>MIN</sub> in clock cycles is calculated by dividing $t_{WR.MIN}$ (in ns) by the actual $t_{CK.AVG}$ (in ns) and rounding up to the next integer: WR.MIN [ $n_{CK}$ ] = Roundup( $t_{WR.MIN}$ [ns] / $t_{CK.AVG}$ [ns]). The WR value in the mode register must be programmed to be equal or larger than WR.MIN. The resulting WR value is also used with $t_{RP}$ to determine $t_{DAL}$ . Since WR of 9 and 11 is not implemented in DDR3L and the above formula results in these values, higher values have to be programmed. $000_B$ Reserved $001_B$ 5 $010_B$ 6 $011_B$ 7 $100_B$ 8 $101_B$ 10 $110_B$ 12 $111_B$ Reserved | | PPD | A12 | Precharge Power-Down DLL Control Active Power-Down will always be with DLL-on. Bit A12 will have no effect in this case. For Precharge Power-Down, bit A12 in MR0 is used to select the DLL usage as shown below. O <sub>B</sub> Slow Exit. DLL is frozen during precharge Power-down.Read and synchronous ODT commands are only allowed after t <sub>XPDLL</sub> . 1 <sub>B</sub> Fast Exit. DLL remains on during precharge Power-down.Any command can be applied after t <sub>XP</sub> , provided that other timing parameters are satisfied. | <sup>1)</sup> A13, A14 and A15 - even if not available on a specific device - must be programmed to 0<sub>B</sub>. ## 2.3 Mode Register 1 (MR1) The Mode Register MR1 stores the data for enabling or disabling the DLL, output driver strength, $R_{TT}$ \_Nom impedance, additive latency (AL), Write leveling enable and Qoff (output disable). The Mode Register MR1 is written by asserting Low on $\overline{\text{CS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ , High on BA0 and Low on BA1and BA2, while controlling the states of address pins according to Table 8. | BA2 | BA1 | BA0 | A15-A13 | 3 A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----|-----|-----|---------|-------|-----|-----|-------------|----|-------|-------------|-----|----|-----------|-------------|-----|-----| | 0 | 0 | 1 | 01) | Qoff | 0 | 0 | RTT_<br>nom | 0 | Level | RTT_<br>nom | DIC | F | <b>AL</b> | RTT_<br>nom | DIC | DLL | Table 8 - MR1 Mode Register Definition (BA[2:0]=001<sub>B</sub>) | Table 8 - MR1 | Mode Reg | gister Definition (BA[2:0]=001 <sub>B</sub> ) | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | Field | Bits <sup>1)</sup> | Description | | | | | | | | | The DLL must be enabled for normal operation. DLL enable is required during power up initializative after reset and upon returning to normal operation after having the DLL disabled. During not operation (DLL-on) with MR1(A0 = 0), the DLL is automatically disabled when entering Self-Responsible operation and is automatically re-enabled and reset upon exit of Self-Refresh operation. Any time DLL is enabled, a DLL reset must be issued afterwards. Any time the DLL is reset, \$t_{DLLK}\$ clock to must occur before a Read or synchronous ODT command can be issued to allow time for the interpretation clock to be synchronized with the external clock. Failing to wait for synchronization to occur result in a violation of the \$t_{DQSCK}\$, \$t_{AON}\$, \$t_{AOF}\$ or \$t_{ADC}\$ parameters. During \$t_{DLLK}\$, CKE must continuate be registered high. DDR3L SDRAM does not require DLL for any Write operation. \$O_B\$ DLL is enabled \$1_B\$ DLL is disabled DIC A[5, 1] Output Driver Impedance Control | | | | | | | | | | | DIC | A[5, 1] | Output Driver Impedance Control Note: All other bit combinations are reserved.<br>00: RZQ/6 01 <sub>B</sub> Nominal Drive Strength RON34 = RQZ/7 (nominal 34.3 $\Omega$ , with nominal RZQ = 240 $\Omega$ ) | | | | | | | | | R <sub>TT_NOM</sub> | A[9, 6, 2] | Notes 1. If $R_{TT\_NOM}$ is used during Writes, only the values $R_{ZQ}/2$ , $R_{ZQ}/4$ and $R_{ZQ}/6$ are allowed. 2. In Write leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 1, all $R_{TT\_NOM}$ settings are allowed; in Write Leveling Mode (MR1[bit7] = 1) with MR1[bit12] = 0, only $R_{TT\_NOM}$ settings of $R_{ZQ}/2$ , $R_{ZQ}/4$ and $R_{ZQ}/6$ are allowed. 3. All other bit combinations are reserved. 000 <sub>B</sub> ODT disabled, $R_{TT\_NOM}$ = off, Dynamic ODT mode disabled 001 <sub>B</sub> RTT60 = RZQ / 4 (nominal 60 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 010 <sub>B</sub> RTT120 = RZQ / 2 (nominal 120 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 100 <sub>B</sub> RTT20 = RZQ / 12 (nominal 20 $\Omega$ with nominal RZQ = 240 $\Omega$ ) 100 <sub>B</sub> RTT30 = RZQ / 8 (nominal 30 $\Omega$ with nominal RZQ = 240 $\Omega$ ) | | | | | | | | | Field | Bits <sup>1)</sup> | Description | |-----------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AL | A[4, 3] | Additive Latency (AL) Any read or write command is held for the time of Additive Latency (AL) before it is issued as internal read or write command. | | | | Notes 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. 1. AL has a value of CL - 1 or CL - 2 as per the CL value programmed in the MR0 register. | | Write<br>Leveling<br>enable | A7 | Write Leveling Mode 0 <sub>B</sub> Write Leveling Mode Disabled, Normal operation mode 1 <sub>B</sub> Write Leveling Mode Enabled | | TDQS<br>enable | A11 | 0: Disabled 1: Enabled | | Qoff | A12 | Output Disable Under normal operation, the SDRAM outputs are enabled during read operation and write leveling for driving data (Qoff bit in the MR1 is set to $0_B$ ). When the Qoff bit is set to $1_B$ , the SDRAM outputs (DQ, DQS, /DQS) will be disabled - also during write leveling. Disabling the SDRAM outputs allows users to run write leveling on multiple ranks and to measure $I_{DD}$ currents during Read operations, without including the output. $O_B$ Output buffer enabled $O_B$ Output buffer disabled | <sup>1)</sup> A13, A14, A15 - even if not available on a specific device - must be programmed to 0<sub>B</sub>. ### 2.4 Mode Register 2 (MR2) The Mode Register MR2 stores the data for controlling refresh related features, $R_{TT\_WR}$ impedance, and CAS write latency. The Mode Register MR2 is written by asserting Low on CS, RAS, CAS, WE, High on BA1 and Low on BA0 and BA2, while controlling the states of address signals according to **Table 9**. | BA2 | BA1 | BA0 | A15-A13 | 3 A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |-----|-----|-----|---------|-------|-----|-------|----|----|-----|-----|----|------------|----|----|------|----| | 0 | 1 | 0 | 01) | 0 | 0 | Rtt_V | ۷R | 0 | SRT | ASR | CV | <b>N</b> L | | | PASI | ₹ | Table 9 - MR2 Mode Register Definition (BA[2:0]=010<sub>B</sub>) | able 9 - MRZ | z wode Reg | gister Definition (BA[2:0]=010 <sub>B</sub> ) | |--------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bits <sup>1)</sup> | Description | | PASR | A[2:0] | Partial Array Self Refresh (PASR) If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified self refresh location may get lost if self refresh is entered. During non-self-refresh operation, data integrity will be maintained if $t_{REFI}$ conditions are met. $000_B$ Full array (Banks $000_B$ - $111_B$ ) $001_B$ Half Array(Banks $000_B$ - $011_B$ ) $010_B$ Quarter Array(Banks $000_B$ - $001_B$ ) $011_B$ 1/8th array (Banks $010_B$ - $111_B$ ) $100_B$ 3/4 array(Banks $010_B$ - $111_B$ ) $101_B$ Half array(Banks $110_B$ - $111_B$ ) $110_B$ Quarter array(Banks $110_B$ - $111_B$ ) $110_B$ Quarter array(Banks $111_B$ ) | | CWL | A[5:3] | CAS Write Latency (CWL) Number of clock cycles from internal write command to first write data in. Note: All other bit combinations are reserved. $000_{\rm B}$ 5 (3.3 ns $\geq t_{\rm CK,AVG} \geq 2.5$ ns) $001_{\rm B}$ 6 (2.5 ns $> t_{\rm CK,AVG} \geq 1.875$ ns) $010_{\rm B}$ 7 (1.875 ns $> t_{\rm CK,AVG} \geq 1.5$ ns) $011_{\rm B}$ 8 (1.5 ns $> t_{\rm CK,AVG} \geq 1.25$ ns) Note: Besides CWL limitations on $t_{\rm CK,AVG}$ , there are also $t_{\rm AA,MIN/MAX}$ restrictions that need to be observed. For details, please refer to Chapter 4.1, Speed Bins. | | RFU | A6 | 0: Manual SR reference (SRT) 1: ASR enable (Optional). | | Field | Bits <sup>1)</sup> | Description | |--------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SRT | A7 | | | $R_{TT\_WR}$ | A[10:9] | Dynamic ODT mode and $R_{\rm TT\_WR}$ Pre-selection Notes | | | | <ol> <li>All other bit combinations are reserved.</li> <li>The R<sub>TT_WR</sub> value can be applied during writes even when R<sub>TT_NOM</sub> is disabled. During write leveling, Dynamic ODT is not available.</li> <li>Dynamic ODT mode disabled</li> <li>Dynamic ODT mode enabled with R<sub>TT_WR</sub> = RZQ/4 = 60 Ω</li> <li>Dynamic ODT mode enabled with R<sub>TT_WR</sub> = RZQ/2 = 120Ω</li> </ol> | <sup>1)</sup> A13, A14, A15 - even if not available on a specific device - must be programmed to 0<sub>B</sub>. ### 2.5 Mode Register 3 (MR3) The Mode Register MR3 controls Multi purpose registers and optional On-die thermal sensor (ODTS) feature. The Mode Register MR3 is written by asserting Low on $\overline{CS}$ , $\overline{RAS}$ , $\overline{CAS}$ , $\overline{WE}$ , High on BA1 and BA0, and Low on BA2 while controlling the states of address signals according to **Table 10** | BA2 | BA1 | BA0 | A15-A1 | 3 A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |-----|-----|-----|------------------------|-------|-----|-----|----|----|----|----|----|----|----|-----|-----|-------| | 0 | 1 | 1 | <b>0</b> <sup>1)</sup> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MPR | MPF | R loc | Table 10 - MR3 Mode Register Definition (BA[2:0]=011<sub>B</sub>) | Field | Bits <sup>1)</sup> | Description | |---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MPR loc | A[1:0] | Multi Purpose Register Location 00 <sub>B</sub> Pre-defined data pattern for read synchronization 01 <sub>B</sub> RFU 10 <sub>B</sub> RFU 11 <sub>B</sub> ODTS On-Die Thermal sensor readout (optional) | | MPR | A2 | Multi Purpose Register Enable Note: When MPR is disabled, MR3 A[1:0] will be ignored. 0 <sub>B</sub> MPR disabled, normal memory operation 1 <sub>B</sub> Dataflow from the Multi Purpose register MPR | <sup>1)</sup> A13, A14 and A15 - even if not available on a specific device - must be programmed to 0<sub>B</sub>. #### 2.6 Burst Order Accesses within a given burst may be interleaved or nibble sequential depending on the programmed bit A3 in the mode register MR0. Regarding read commands, the lower 3 column address bits CA[2:0] at read command time determine the start address for the read burst. Regarding write commands, the burst order is always fixed. For writes with a burst length of 8, the inputs on the lower 3 column address bits CA[2:0] are ignored during the write command. For writes with a burst being chopped to 4, the input on column address 2 (CA[2]) determines if the lower or upper four burst bits are selected. In this case, the inputs on the lower 2 column address bits CA[1:0] are ignored during the write command. The following table shows burst order versus burst start address for reads and writes of bursts of 8 as well as of bursts of 4 operation (burst chop). Table 11 - Bit Order during Burst | Burst<br>Length | READ/<br>WRITE | Starting<br>Column<br>Address | Burst Type = Sequential (Decimal) | Burst Type = Interleaved (Decimal) | Notes | |-----------------|----------------|-------------------------------|-----------------------------------|------------------------------------|---------| | | | 000 | 0, 1, 2, 3, Z, Z, Z, Z | 0, 1, 2, 3, Z, Z, Z, Z | 1, 2 | | | | 0 0 1 | 1, 2, 3, 0, Z, Z, Z, Z | 1, 0, 3, 2, Z, Z, Z, Z | 1, 2 | | | | 010 | 2, 3, 0, 1, Z, Z, Z, Z | 2, 3, 0, 1, Z, Z, Z, Z | 1, 2 | | | READ | 0 1 1 | 3, 0, 1, 2, Z, Z, Z, Z | 3, 2, 1, 0, Z, Z, Z, Z | 1, 2 | | 4 (chop) | | 100 | 4, 5, 6, 7, Z, Z, Z, Z | 4, 5, 6, 7, Z, Z, Z, Z | 1, 2 | | | | 101 | 5, 6, 7, 4, Z, Z, Z, Z | 5, 4, 7, 6, Z, Z, Z, Z | 1, 2 | | | | 110 | 6, 7, 4, 5, Z, Z, Z, Z | 6, 7, 4, 5, Z, Z, Z, Z | 1, 2 | | | | 111 | 7, 4, 5, 6, Z, Z, Z, Z | 7, 6, 5, 4, Z, Z, Z, Z | 1, 2 | | | WRITE | 0 V V | 0, 1, 2, 3, X, X, X, X | 0, 1, 2, 3, X, X, X, X | 1, 3, 4 | | | WKIIL | 1 V V | 4, 5, 6, 7, X, X, X, X | 4, 5, 6, 7, X, X, X, X | 1, 3, 4 | | | | 000 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | 1 | | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | 1 | | | | 0 1 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | 1 | | 8 (fixed) | READ | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | 1 | | o (lixeu) | | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | 1 | | | | 101 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | 1 | | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | 1 | | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | 1 | | | WRITE | VVV | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | 1, 3 | Notes: 1. Internal READ and WRITE operations start at the same point in time for BC4 as they do for BL8. - 2. Z = Data and strobe output drivers are in tri-state. - 3. V = A valid logic level (0 or 1), but the respective input buffer ignores level-on input pins. - 4. X = "Don't Care." # 3 Operating Conditions and Interface Specification ## 3.1 Absolute Maximum Ratings **Table 12 - Absolute Maximum Ratings** | Parameter | Symbol | Rating | | Unit | Note | |--------------------------------------------------------|--------------------|-------------|--------|------|------| | | | Min. | Max. | | | | Voltage on $V_{\rm DD}$ ball relative to $V_{\rm SS}$ | $V_{DD}$ | -0.4 | +1.975 | V | 1) | | Voltage on $V_{\rm DDQ}$ ball relative to $V_{\rm SS}$ | $V_{DDQ}$ | -0.4 | +1.975 | V | | | Voltage on any ball relative to $V_{\rm SS}$ | $V_{IN},V_{OUT}$ | -0.4 | +1.975 | V | | | Storage Temperature | $T_{\mathtt{STG}}$ | <b>-</b> 55 | +150 | °C | | <sup>1)</sup> $V_{\rm DD}$ and $V_{\rm DDQ}$ must be within 300mV of each other at all times. $V_{\rm REF}$ must not be greater than 0.6 x $V_{\rm DDQ}$ . When $V_{\rm DD}$ and $V_{\rm DDQ}$ are less than 500 mV, $V_{\rm REF}$ may be equal or less than 300 mV. #### 3.2 Operating Conditions **Table 13 - SDRAM Component Operating Temperature Range** | Parameter | | Rating | | | | |-----------------------------|------------------|--------|------|------|----------| | | Symbol | Min. | Max. | Unit | Note | | Operating Temperature Range | T | 0 | 85 | °C | 1)2)3)4) | | | $T_{\mathtt{c}}$ | 85 | 95 | °C | 1)2)3)4) | - 1) MAX operating case temperature Tc is measured in the center of the package, as shown below. - 2) A thermal solution must be designed to ensure that the device does not exceed the maximum TC during operation. - 3) Device functionality is not guaranteed if the device exceeds maximum TC during operation. - 4) If TC exceeds 85°C, the DRAM must be refreshed externally at 2x refresh, which is a 3.9µs interval refresh rate. The use of self refresh temperature (SRT) or automatic self refresh (ASR), must be enabled. **Table 14 - DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Note | |----------------------------------------------------------------|----------------|-------------------------------------|------------------------|-------------------------------|------|-------| | Supply Voltage | $V_{DD}$ | 1.283 | 1.35 | 1.45 | V | 1-7 | | Supply Voltage for Output | $V_{DDQ}$ | 1.283 | 1.35 | 1.45 | V | 1-7 | | Reference Voltage for DQ, DM inputs | $V_{REFDQ.DC}$ | $0.49 \times V_{\mathrm{DD}}$ | $0.5 \times V_{ m DD}$ | $0.51 \times V_{\mathrm{DD}}$ | V | 8)9) | | Reference Voltage for ADD, CMD inputs | $V_{REFCA.DC}$ | $0.49 \mathrm{~x~} V_{\mathrm{DD}}$ | $0.5 \times V_{ m DD}$ | 0.51 x $V_{\mathrm{DD}}$ | V | 9)10) | | External Calibration Resistor connected from ZQ ball to ground | $R_{ZQ}$ | 237.6 | 240.0 | 242.4 | Ω | 11) | - 1) VDD and VDDQ must track one another. VDDQ must be ≤ VDD. Vss = Vssq. - 2) VDD and VDDQ may include AC noise of ±50mV (250 kHz to 20 MHz) in addition to the DC (0 Hz to 250 kHz) specifications. VDD and VDDQ must be at same level for valid AC timing parameters. - 3) Maximum DC value may not be greater than 1.425V. The DC value is the linear average of VDD/VDDQ(t) over a very long period of time (for example, 1 second) - 4) Under these supply voltages, the device operates to this DDR3L specification - 5) If the maximum limit is exceeded, input levels shall be governed by DDR3specifications. - 6) Under 1.5V operation, this DDR3L device operates in accordance with the DDR3 specifi-cations under the same speed timings as defined for this device. - 7) Once initialized for DDR3L operation, DDR3 operation may only be used if the device is in reset while VDD and VDDQ are changed for DDR3 operation (see VDD Voltage Switch-ing . - 8) VREFCA(DC) is expected to be approximately 0.5 × VDD and to track variations in the DC level. Externally generated peak noise (non-common mode) on VREFCA may not exceed ±1% × VDD around the VREFCA(DC) value. Peak-to-peak AC noise on VREFCA should not ex-ceed ±2% of VREFCA(DC). - 9) DC values are determined to be less than 20 MHz in frequency. DRAM must meet specifi-cations if the DRAM induces additionalAC noise greater than 20 MHz in frequency - 10) VREFDQ(DC) is expected to be approximately 0.5 $\times$ VDD and to track variations in the DC level. Externally generated peak noise (non-common mode) on VREFDQ maynot exceed $\pm 1\% \times \text{VDD}$ around the VREFDQ(DC) value. Peak-to-peak AC noise on VREFDQ should not ex-ceed $\pm 2\%$ of VREFDQ(DC). - 11) The external calibration resistor $R_{\rm ZQ}$ can be time-shared among DRAMs in multi-rank DIMMs. **Table 15 - Input and Output Leakage Currents** | Parameter | Symbol | Condition | Rating | | Rating Unit | | Unit | Note | |------------------------|----------|------------------------------------------------|------------|------|-------------|------|------|------| | | | | Min. | Max. | | | | | | Input Leakage Current | $I_{IL}$ | Any input 0 V < $V_{\rm IN}$ < $V_{\rm DD}$ | -2 | +2 | μΑ | 1)2) | | | | Output Leakage Current | $I_{OL}$ | $0 \text{V} < V_{\text{OUT}} < V_{\text{DDQ}}$ | <b>-</b> 5 | +5 | μΑ | 2)3) | | | - 1) All other pins not under test = 0 V. - 2) Values are shown per ball. - 3) DQ's, DQS, /DQS and ODT are disabled. #### 3.3 Interface Test Conditions Figure 4 represents the effective reference load of $25~\Omega$ used in defining the relevant timing parameters of the device as well as for output slew rate measurements. It is not intended as either a precise representation of the typical system environment nor a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics. Figure 3 - Reference Load for AC Timings and Output Slew Rates The Timing Reference Points are the idealized input and output nodes / terminals on the outside of the packaged SDRAM device as they would appear in a schematic or an IBIS model. The output timing reference voltage level for single ended signals is the cross point with $V_{\mathrm{TL}}$ The output timing reference voltage level for differential signals is the cross point of the true (e.g. DQS) and the complement (e.g. /DQS) signal. ### 3.4 Voltage Levels ### 3.4.1 DC and AC Logic Input Levels #### **Single-Ended Signals** Table 16 shows the input levels for single-ended input signals. Table 16 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals | Parameter | Symbol | DDR3 | DDR3L-1600,-1866,-2133 | | Note | |---------------------|-----------------------|--------------------------|--------------------------|---|------| | | | Min. | Max. | | | | DC input logic high | V <sub>IH.CA.DC</sub> | $V_{\sf REF}$ + 0.100 | $V_{DD}$ | V | 1) | | DC input logic low | $V_{IL.CA.DC}$ | $V_{\rm SS}$ | V <sub>REF</sub> - 0.100 | V | 1) | | AC input logic high | V <sub>IH.CA.AC</sub> | V <sub>REF</sub> + 0.175 | See 2) | V | 1) | | AC input logic low | V <sub>IL.CA.AC</sub> | See 2) | $V_{REF}$ - 0.175 | V | 1) | <sup>1)</sup> For input only pins except RESET: $V_{\rm REF} = V_{\rm REF.CA}$ Table 17 - DC and AC Input Levels for Single-Ended DQ and DM Signals | Parameter | Symbol | DDR3L-1600,-1866,-2133 | | Unit | Note | |---------------------|-----------------------|------------------------|--------------------------|------|-------| | | | Min. | Max. | | | | DC input logic high | $V_{IH.DQ.DC}$ | $V_{\sf REF}$ + 0.100 | $V_{DD}$ | V | 1) | | DC input logic low | $V_{IL.DQ.DC}$ | $V_{ m SS}$ | V <sub>REF</sub> - 0.100 | V | 1) | | AC input logic high | $V_{IH.DQ.AC}$ | $V_{\sf REF}$ + 0.150 | See 2) | V | 1) 3) | | AC input logic low | $V_{\text{IL.DQ.AC}}$ | See 2) | V <sub>REF</sub> - 0.150 | V | 1) 3) | <sup>1)</sup> For DQ and DM: $V_{\rm REF}$ = $V_{\rm REFDQ}$ , for input only signals except RESET: $V_{\rm REF}$ = $V_{\rm REFCA}$ <sup>2)</sup> See Chapter 3.9, Overshoot and Undershoot Specification. <sup>2)</sup> See Chapter 3.9, Overshoot and Undershoot Specification. <sup>3)</sup> Single ended swing requirement for DQS, /DQS is 350 mV (peak to peak). Differential swing requirement for DQS, /DQS is 700 mV (peak to peak). #### **Differential Swing Requirement for Differential Signals** Table 18 shows the input levels for differential input signals. Table 18 - Differential swing requirement for clock (CK - /CK) and strobe (DQS - /DQS) | Parameter | Symbol | DDR3L-1600,-1866,-2133 | | Unit | Note | |----------------------------|------------------|---------------------------------------------------|-------------------------------------------------|------|------| | | | Min. | Max. | | | | Differential input high | $V_{IH.DIFF}$ | +0.18 | See 1) | V | 2) | | Differential input low | $V_{IL.DIFF}$ | See <sup>1)</sup> | -0.18 | ٧ | 2) | | Differential input high AC | $V_{IH.DIFF.AC}$ | $2 \times (V_{\text{IH.AC}} - V_{\text{REF}})$ 3) | See 1) | ٧ | 4) | | Differential input low AC | $V_{IL.DIFF.AC}$ | See 1) | 2 x (V <sub>REF</sub> - V <sub>IL.AC</sub> ) 5) | V | 4) | - 1) These values are not defined, however they single-ended signals CK, /CK, DQS, /DQS need to be within the respective limits ( $V_{\rm IH,DC,MAX}$ , $V_{\rm II,DC,MIN}$ ) for single-ended signals as well as the limitations for overshoot and undershoot. Refer to Chapter 3.9. - 2) Used to define a differential signal slew-rate. - Clock: use V<sub>IH.CA.AC</sub> for V<sub>IH.AC</sub>. Strobe: use V<sub>IH.DQ.AC</sub> for V<sub>IH.AC</sub>. For CK /CK use V<sub>IH</sub>/V<sub>IL.AC</sub> of ADD/CMD and V<sub>REFCA</sub>; for DQS /DQS use V<sub>IH</sub>/V<sub>IL.AC</sub> of DQs and V<sub>REFDQ</sub>; if a reduced ac-high or ac-low level is used for a signal group, then the reduced level applies also here. - 5) Clock: use V<sub>IL.CA.AC</sub> for V<sub>IL.AC</sub>. Strobe: use V<sub>IL.DQ.AC</sub> for V<sub>IL.AC</sub>. Table 19 - Allowed Time Before Ringback (tDVAC) for CK - /CK and DQS - /DQS | Slew Rate [V/ns] | $t_{DVAC}$ [ps]@ | $ V_{IH/IL.DIFF.AC} $ | | $t_{DVAC}$ [ps]@ $V_{IH/IL.DIFF}$ | -AC | |-------------------|------------------|-----------------------|-------|-------------------------------------|-------| | Siew Rate [V/IIS] | DDR3I | 1600 | | DDR3L-1866 | | | | 320mv | 270mv | 270mv | 260mv | 250mv | | > 4.0 | 189 | 201 | 163 | 176 | 168 | | 4.0 | 189 | 201 | 163 | 176 | 168 | | 3.0 | 162 | 179 | 140 | 154 | 147 | | 2.0 | 109 | 134 | 95 | 111 | 105 | | 1.8 | 91 | 119 | 80 | 97 | 91 | | 1.6 | 69 | 100 | 62 | 78 | 74 | | 1.4 | 40 | 76 | 37 | 55 | 52 | | 1.2 | Note1 | 44 | 5 | 24 | 22 | | 1.0 | | | Note1 | · | | | <1.0 | | | Note1 | | | Note:1. Rising input signal shall become equal to or grater than $V_{IH.AC}$ level and failing input signal shall become equal to or less than #### **Single-Ended Requirements for Differential Signals** Each individual component of a differential signal (CK, DQS, /CK, /DQS,) has also to comply with certain requirements for single-ended signals. CK and /CK have to approximately reach $V_{\rm SEL.MAX}$ (approximately equal to the ac-levels ( $V_{\rm IH.AC}$ / $V_{\rm IL.AC}$ ) for ADD/CMD signals) in every half-cycle DQS, /DQS have to reach $V_{\rm SEH.MIN}$ / $V_{\rm SEL.MAX}$ (approximately the ac-levels ( $V_{\rm IH.AC}$ / $V_{\rm IL.AC}$ ) for DQ signals) in every half-cycle preceeding and following a valid transition. Note that the applicable ac-levels for ADD/CMD and DQs might be different per speed-bin etc. E.g. if $V_{\rm IH150,AC}$ / $V_{\rm IL150,AC}$ is used for ADD/CMD signals, then these ac-levels apply also for the single-ended signals CK and /CK. Note that while ADD/CMD and DQ signal requirements are with respect to $V_{\text{ref}}$ , the single-ended components of differential signals have a requirement with respect to V<sub>DD</sub>/2; this is nominally the same. The transition of single-ended signals through the ac-levels is used to measure setup time. For single-ended components of differential signals the requirement to reach $V_{\mathsf{SEL.MAX}},\ V_{\mathsf{SEH.MIN}}$ has no bearing on timing, but adds a restriction on the common mode charateristics of these signals. Table 20 - Each Single-Ended Levels for CK, DQS, /DQS, /CK, | Parameter | Symbol | DDR3L-1600,-1866,-2133 | | Unit | Note | |-------------------------------------|------------------|------------------------|-----------------|------|------| | | | Min. | Max. | | | | Single-ended highlevel for strobes | V <sub>SEH</sub> | (VDD/2) + 160 | $V_{DDQ}$ | mV | 1,2 | | Single-ended high-level for CK, /CK | V <sub>SEH</sub> | (VDD/2) + 160 | $v_{DD}$ | mV | | | Single-ended low-level for strobes | V <sub>SEL</sub> | VSSQ | (VDD/2) -0.175 | mV | | | Single-ended low-level for CK, /CK | V <sub>SEL</sub> | V <sub>SS</sub> | (VDD/2) - 0.175 | mV | | #### Note: - 1. For CK, CK use VIH/VIL(AC) of address/command; for strobes (DQS, DQS) use VIH/VIL(AC) of DQs. - 2. VIH(AC)/VIL(AC) for DQs is based on VREFDQ; VIH(AC)/VIL(AC) for address/command is based on VREFCA; if a reduced AC-high or AC-low level is used for a signal group, then the reduced level applies also here. Table 21 - Cross Point Voltage for Differential Input Signals (CK, DQS) | Symbol | Parameter | DDR3L-160 | | | | |--------|-----------------------------------------------------------------------|---------------------------|--------------------------|------|----------| | | | Min | Max | Unit | Note | | | Differential Input Cross Point Voltage relative to VDD/2 for CK, /CK | <sup>V</sup> REF(DC) −150 | <sup>V</sup> REF(DC)+150 | mV | 1)2)3) | | ' IX | Differential Input Cross Point Voltage relative to VDD/2 for DQS, DQS | VREF(DC)-150 | <sup>V</sup> REF(DC)+150 | mV | 1)2)3)1) | - 1. Minimum DC limit is relative to single-ended signals; overshoot specifications are appli-cable - 2. The typical value of VIX(AC) is expected to be about 0.5 × VDD of the transmitting device, and VIX(AC) is expected to track variations in VDD. VIX(AC) indicates the voltage at which differential input signals must cross. - 3. Vix must provide 25mV (single-ended) of the voltages separation. #### 3.4.2 DC and AC Output Measurements Levels Table 22 - DC and AC Output Levels for Single-Ended Signals | Parameter | Symbol | Value | Unit | Note | |---------------------------------------------------------------------|-------------|----------------------------------------------|------|----------| | DC output high measurement level (for output impedance measurement) | $V_{OH.DC}$ | $0.8 \times V_{\mathrm{DDQ}}$ | V | 1)2)3) | | DC output mid measurement level (for output impedance measurement) | $V_{OM.DC}$ | $0.5 \times V_{\mathrm{DDQ}}$ | V | 1)2)3) | | DC output low measurement level (for output impedance measurement) | $V_{OL.DC}$ | $0.2~\mathrm{x}~V_\mathrm{DDQ}$ | ٧ | 1)2)3) | | AC output high measurement level (for output slew rate) | $V_{OH.AC}$ | $V_{\mathrm{TT}}$ + 0.1 x $V_{\mathrm{DDQ}}$ | ٧ | 1)2)3)4) | | AC output low measurement level (for output slew rate) | $V_{OL.AC}$ | $V_{\mathrm{TT}}$ - 0.1 x $V_{\mathrm{DDQ}}$ | V | 1)2)3)4) | RZQ of 240Ω ±1% with RZQ/7 enabled (default 34Ω driver) and is applicable after prop-er ZQ calibration has been performed at a stable temperature and voltage (VDDQ= VDD; VSSQ= VSS). - 2) VTT= VDDQ/2. - 3) LV curve linearity. Do not use AC test load. - 4) See Slew Rate Definitions for Single-Ended Output Signals for output slew-rate. #### **Table 23 - AC Output Levels for Differential Signals** | Parameter | 0 11 | Va | 1126 | New | | |--------------------------------------------------------------------------|------------------|---------------------------|------|------|-------| | | Symbol | Min. | Max. | Unit | Note | | AC differential output high measurement level (for output slew rate) | $V_{OH.DIFF.AC}$ | +0.2 x $V_{\rm DDQ}$ | | V | 1) 2) | | AC differential output low measurement level (for output slew rate) | $V_{OL.DIFF.AC}$ | $-0.2 \times V_{\rm DDQ}$ | | V | 1) 2) | | Deviation of the output cross point voltage from the termination voltage | $V_{OX}$ | -100 100 | | mV | 3) | <sup>1)</sup> RZQ of 240Ω ±1% with RZQ/7 enabled (default 34Ω driver) and is applicable after prop-er ZQ calibration has been performed at a stable temperature and voltage (VDDQ= VDD; VSSQ= VSS). - 2) The test load configuration. - 3) For a differential slew rate between the list values, the Vox(AC) value may be obtained by linear interpolation. ### 3.5 Output Slew Rates #### **Table 24 - Output Slew Rates** | Parameter | Symbol | DDR3L-1600,-1866,-2133 | | DDR3L-1600,-1866,-2133 Unit | | Unit | Note | |-------------------------------|---------|------------------------|------|-----------------------------|----------|------|------| | | | Min. | Max. | | | | | | Single-ended Output Slew Rate | SRQse | 1.75 | 6 | V / ns | 1)2)3)4) | | | | Differential Output Slew Rate | SRQdiff | 3.5 | 12 | V / ns | | | | - RZQ of 240Ω ±1% with RZQ/7 enabled (default 34Ω driver) and is applicable after prop-er ZQ calibration has been performed at a stable temperature and voltage (VDDQ= VDD; VSSQ= VSS).. - VTT= VDDQ/2. - 3) The test load configuration. - 4) The 6 V/ns maximum is applicable for a single DQ signal when it is switching either from HIGH to LOW or LOW to HIGH while the remaining DQ signals in the same byte lane are either all static or all switching in the opposite direction. For all other DQ signal switch-ing combinations, the maximum limit of 6 V/ns is reduced to 5 V/ns. #### 3.6 ODT DC Impedance and Mid-Level Characteristics Table 25 provides the ODT DC impedance and mid-level characteristics. Table 25 - ODT DC Impedance and Mid-Level Characteristics | Symbol | Description | $V_{OUT}$ Condition | Min. | Nom. | Max. | Unit | Note | |--------------------|------------------------------------------------------------|-----------------------------|------|------|------|---------------------|------------| | R <sub>TT120</sub> | $R_{\rm TT}$ effective = 120 $\Omega$ | $V_{IL.AC}$ and $V_{IH.AC}$ | 0.9 | 1.0 | 1.65 | $R_{ZQ}/2$ | 1)2)3)4) | | $R_{TT60}$ | $R_{\rm TT}$ effective = 60 $\Omega$ | | 0.9 | 1.0 | 1.65 | $R_{ZQ}/4$ | 1)2)3)4) | | $R_{TT40}$ | $R_{\rm TT}$ effective = 40 $\Omega$ | | 0.9 | 1.0 | 1.65 | $R_{ZQ}/6$ | 1)2)3)4) | | $R_{TT30}$ | $R_{\rm TT}$ effective = 30 $\Omega$ | | 0.9 | 1.0 | 1.65 | R <sub>ZQ</sub> /8 | 1)2)3)4) | | $R_{TT20}$ | $R_{\rm TT}$ effective = 20 $\Omega$ | | 0.9 | 1.0 | 1.65 | R <sub>ZQ</sub> /12 | 1)2)3)4) | | $\Delta V_{M}$ | Deviation of $V_{\rm M}$ with respect to $V_{\rm DDQ}$ / 2 | floating | -5 | - | +5 | % | 1)2)3)4)5) | <sup>1)</sup> With $R_{ZQ} = 240 \Omega$ . #### 3.7 ODT DC Impedance Sensitivity on Temperature and Voltage Drifts If temperature and/or voltage change after calibration, the tolerance limits widen for $R_{TT}$ according to the following tables. The following definitions are used: $\Delta T = T - T$ (at calibration) $\Delta V = V_{\rm DDO}$ - $V_{\rm DDO}$ (at calibration) $V_{\mathsf{DD}} = V_{\mathsf{DDQ}}$ Table 26 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift | Symbol | Va | Value | | | | | |----------|-------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|----|--|--| | | Min. | Max. | | | | | | $R_{TT}$ | $0.9 - dR_{TT}dT \times \Delta T - dR_{TT}dV \times \Delta V $ | 1.6 + $dR_{TT}dT \times \Delta T + dR_{TT}dV \times \Delta V $ | $R_{ZQ}$ / $TISF_{RTT}$ | 1) | | | <sup>2)</sup> Measurement definition for $R_{\text{TT}}$ : Apply $V_{\text{IH.AC}}$ and $V_{\text{IL.AC}}$ to test ball separately, then measure current $I\left(V_{\text{IH.AC}}\right)$ and $I\left(V_{\text{IL.AC}}\right)$ respectively. $R_{\text{TT}} = \left[V_{\text{IH.AC}} - V_{\text{IL.AC}}\right] / \left[I\left(V_{\text{IH.AC}}\right) - I\left(V_{\text{IL.AC}}\right)\right]$ <sup>3)</sup> The tolerance limits are specified after calibration with stable voltage and temperature. For the behavior of the tolerance limits if temperature or voltage changes after calibration, see the ODT DC Impedance Sensitivity on Temperature and Voltage Drifts. <sup>4)</sup> The tolerance limits are specified under the condition that $V_{\rm DDQ}$ = $V_{\rm DD}$ and that $V_{\rm SSQ}$ = $V_{\rm SS}$ . <sup>5)</sup> Measurement Definition for $\Delta V_{\rm M}$ : Measure voltage ( $V_{\rm M}$ ) at test ball (midpoint) with no load: $\Delta V_{\rm M}$ = (2 × $V_{\rm M}$ / $V_{\rm DDQ}$ - 1) × 100% **Table 27 - OTD DC Impedance Sensitivity Parameters** | Symbol | Value | | Unit | Note | |-------------|-------|------|------|------| | | Min. | Max. | | | | $dR_{TT}dT$ | 0 | 1.5 | %/°C | 1) | | $dR_{TT}dV$ | 0 | 0.15 | %/mV | | ### 3.8 Interface Capacitance Definition and values for interface capacitances are provided in the following table. **Table 28 - Interface Capacitance Values** | | | DDR3L-1600 | | DDR3L-1866,-2133 | | Unit | Note | |------------------------------------------------------------------|----------------------|------------|------|------------------|------|------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | Note | | Input/Output Capacitance (DQ,DM,DQS,/DQQS) | CIO | 1.4 | 2.2 | 1.4 | 2.1 | pF | 2 | | Input Capacitance<br>(CK and /CK) | CCK | 0.8 | 1.4 | 0.8 | 1.3 | pF | | | Input Capacitance Delta (CK and /CK) | CDCK | 0 | 0.15 | 0 | 0.15 | pF | | | Input/Output Capacitance delta (DQS and /DQS) | C <sub>DDQS</sub> | 0 | 0.15 | 0 | 0.15 | pF | 3 | | Input Capacitance<br>(CK and /CK)<br>(All other input-only pins) | Cl | 0.75 | 1.2 | 0.75 | 1.2 | pF | 5 | | Input Capacitance delta (All control input-only pins) | C <sub>DI_CTRL</sub> | -0.4 | 0.2 | -0.4 | 0.2 | pF | 6 | | Input Capacitance delta (All ADD and CMD input-only pins) | CDI_ADD_CMD | -0.4 | 0.4 | -0.4 | 0.4 | pF | 7 | | Input/Output Capacitance delta (DQ,DM,DQS,/DQQS) | C <sub>DIO</sub> | -0.5 | 0.3 | -0.5 | 0.3 | pF | 4 | | Input/output capacitance of ZQ pin | C <sub>ZQ</sub> | | 3 | | 3 | pF | | | Reset pin capacitance | CRE | - | 3.0 | - | 3.0 | pF | | <sup>1.</sup> VDD = 1.35V (1.283-1.45V), VDDQ = VDD, VREF = VSS, f = 100 MHz, $TC = 25^{\circ}C$ . $VOUT(DC) = 0.5 \times VDDQ$ , VOUT = 0.1V (peak-to-peak). <sup>2.</sup> DM input is grouped with I/O pins, reflecting the fact that they are matched in loading. <sup>3.</sup> Includes .CDDQs is for DQS vs. DQS# separately. <sup>4.</sup> CDIO = CIO(DQ) - 0.5 × (CIO(DQS) + CIO(DQS#)). <sup>5.</sup> Excludes CK, CKB; CTRL = ODT, CSB, and CKE; CMD = RASB, CASB, and WEB; ADDR = A[n:0], BA[2:0]. <sup>6.</sup> $CDI_CTRL = CI(CTRL) - 0.5 \times (CCK(CK) + CCK(CKB))$ . <sup>7.</sup> $CDI\_CMD\_ADDR = CI(CMD\_ADDR) - 0.5 \times (CCK(CK) + CCK(CKB))$ . ## 3.9 Overshoot and Undershoot Specification Table 29 - AC Overshoot / Undershoot Specification for Address and Control Signals | Parameter | DDR3L-1600 | DDR3L-1866 | DDR3L-1866 | Unit | Note | |----------------------------------------------------|------------|------------|------------|--------|------| | Maximum peak amplitude allowed for overshoot area | 0.4 | 0.4 | 0.4 | V | 1) | | Maximum peak amplitude allowed for undershoot area | 0.4 | 0.4 | 0.4 | V | 1) | | Maximum overshoot area above $V_{\mathrm{DD}}$ | 0.33 | 0.28 | 0.25 | V /ns | 1) | | Maximum undershoot area below $V_{\rm SS}$ | 0.33 | 0.28 | 0.25 | V / ns | 1) | <sup>1)</sup> Applies for the following signals: A[15:0], BA[3:0], /CS, /RAS, /CAS, /WE, CKE and ODT Figure 4 - AC Overshoot / Undershoot Definitions for Address and Control Signals Table 30 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals | <u> </u> | | | | | | |----------------------------------------------------|------------|------------|------------|--------|------| | Parameter | DDR3L-1600 | DDR3L-1866 | DDR3L-2133 | Unit | Note | | Maximum peak amplitude allowed for overshoot area | 0.4 | 0.4 | 0.4 | V | 1) | | Maximum peak amplitude allowed for undershoot area | 0.4 | 0.4 | 0.4 | V | 1) | | Maximum overshoot area above $V_{\mathrm{DDQ}}$ | 0.13 | 0.11 | 0.1 | V /ns | 1) | | Maximum undershoot area below $V_{\rm SSQ}$ | 0.13 | 0.11 | 0.1 | V / ns | 1) | <sup>1)</sup> Applies for CK, /CK, DQ, DQS, /DQS & DM Figure 5 - AC Overshoot / Undershoot Definitions for Clock, Data, Strobe and Mask Signals ## 4 Speed Bins, AC Timing and IDD The following AC timings are provided with CK AND /CK and DQS AND /DQS differential slew rate of 2.0 V/ns. Timings are further provided for calibrated OCD drive strength under the "Reference Load for Timing Measurements" according to **Chapter 3.3** only. The CK AND /CK input reference level (for timing referenced to CK AND /CK) is the point at which CK and /CK cross. The DQS AND /DQS reference level (for timing referenced to DQS AND /DQS) is the point at which DQS and /DQS cross. The output timing reference voltage level is $V_{\rm TT}$ . #### 4.1 Speed Bins The following tables show DDR3L speed bins and relevant timing parameters. Other timing parameters are provided in the following chapter. For availability and ordering information of products for a specific speed bin, please see **Table 1**. #### **General Notes for Speed Bins:** - The CL setting and CWL setting result in t<sub>CK.AVG.MIN</sub> and t<sub>CK.AVG.MAX</sub> requirements. When making a selection of t<sub>CK.AVG</sub>, both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting - $t_{\text{CK.AVG.MIN}}$ limits: Since CAS Latency is not purely analog data and strobe output are synchronized by the DLL all possible intermediate frequencies may not be guaranteed. An application should use the next smaller industry standard $t_{\text{CK.AVG}}$ value (2.5, 1.875, 1.5) when calculating CL [nCK] = $t_{\text{AA}}$ [ns] / $t_{\text{CK.AVG}}$ [ns], rounding up to the next 'Supported CL' - $t_{\text{CK.AVG.MAX}}$ limits: Calculate $t_{\text{CK.AVG}} = t_{\text{AA.MAX}} / \text{CLSELECTED}$ and round the resulting $t_{\text{CK.AVG}}$ down to the next valid speed bin limit (i.e. 3.3 ns or 2.5 ns or 1.875 ns or 1.25 ns). This result is $t_{\text{CK.AVG.MAX}}$ corresponding to The absolute specification for all speed bins is $T_{\rm OPER}$ and $V_{\rm DD} = V_{\rm DDQ} = 1.283 \rm V$ to 1.45V In addition the following general notes apply. CLSELECTED 'Reserved' settings are not allowed. User must program a different value - Any DDR3L-1600 speed bin also supports functional operation at lower frequencies as shown in the tables which are not subject to Production Tests but verified by Design/Characterization - Any DDR3L-1866 speed bin also supports functional operation at lower frequencies as shown in the tables which are not subject to Production Tests but verified by Design/Characterization Table 31 - DDR3L-1600 Speed Bins | Speed Bin | | DE | PR3L-1600 | | | | | |--------------------------------------|------------------|------------|-----------|----------|----------|----|---| | CL-t <sub>RCD</sub> -t <sub>RP</sub> | | 11-11-11 | | Note | | | | | Parameter | | | Symbol | Min. | Max. | | | | Internal read command to fir | st data | | tAA | 13.75 | _ | ns | | | Active to read or write delay | time | | tRCD | 13.75 | _ | ns | | | Pre-charge command period | | | tRP | 13.75 | _ | ns | | | Active to active/auto-refresh | command t | time | tRC | 48.75 | _ | ns | | | Active to pre-charge comma | nd period | | tRAS | 35 | 9*tREFI | ns | 1 | | | CL=5 | CWL=5 | tCK(avg) | 3.0 | 3.3 | ns | 2 | | | | CWL=6,7,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=6 | CWL=5 | tCK(avg) | 2.5 | 3.3 | ns | 2 | | | | CWL=6,7,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=7 | CWL=5, 7,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | | CL=8 | CWL=5,7,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | Average Clock Cycle Time | CL=0 | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | | CL=9 | CWL=5,6,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=9 | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | | | CWL=5,6,8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=10 | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | | | CWL=8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=11 | CWL=5,6,7 | tCK(avg) | Reserved | Reserved | ns | 3 | | | OL=11 | CWL=8 | tCK(avg) | 1.25 | <1.5 | ns | 2 | | Supported CL setting | 5,6,7,8, 9,10,11 | | CK | | | | | | Supported CWL setting | 5,6,7,8 | | CK | | | | | Table 32 - DDR3L-1866 Speed Bins | Speed Bin | DDR3L-1866 | 6 | | | | | | |--------------------------------------|------------|-------------|----------|--------------------|----------|----|---| | CL-t <sub>RCD</sub> -t <sub>RP</sub> | 13-13-13 | 13-13-13 | | | | | | | Parameter | | | Symbol | Min. | Max. | | | | Internal read command to fir | rst data | | tAA | 13.91 | 20.0 | ns | | | Active to read or write delay | time | | tRCD | 13.91 | _ | ns | | | Pre-charge command period | d | | tRP | 13.91 | _ | ns | | | Active to active/auto-refresh | command | time | tRC | 47.91<br>(47.125)) | _ | ns | | | Active to pre-charge comma | and period | | tRAS | 34 | 9*tREFI | ns | 1 | | | CL=5 | CWL=5 | tCK(avg) | 3.0 | 3.3 | ns | 2 | | | CL=5 | CWL=6,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=6 | CWL=5 | tCK(avg) | 2.5 | 3.3 | ns | 2 | | | | CWL=6,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=7 | CWL=5,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | | CL=8 | CWL=5,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | Average Clock Cycle Time | CL=9 | CWL=5,6,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | Average Clock Cycle Time | | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | | CL=10 | CWL=5,6,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=10 | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | | CL=11 | CWL=5,6,7,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | OL=11 | CWL=8 | tCK(avg) | 1.25 | <1.5 | ns | 2 | | | CL=12 | CWL=5~8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | OL=12 | CWL=9 | tCK(avg) | Reserved | Reserved | ns | 2 | | | CL=13 | CWL=5~8 | tCK(avg) | Reserved | Reserved | ns | 2 | | | OL=13 | CWL=9 | tCK(avg) | 1.07 | <1.25 | ns | 2 | | Supported CL setting | | | | 5,6,7,8,9,10,11,13 | | CK | | | Supported CWL setting | | | | 5,6,7,8 | CK | | | Table 33 - DDR3L-2133 Speed Bins | Speed Bin DDR3L-2133 | | | | | | | | |---------------------------------|-----------|-------------|----------|-----------------------|----------|------|------| | $CL extsf{-}t_RCD extsf{-}t_RP$ | | | | 14-14-14 | | Unit | Note | | Parameter | | | Symbol | Min. | Max. | | | | Internal read command to fir | rst data | | tAA | 13.09 | 20.0 | ns | | | Active to read or write delay | time | | tRCD | 13.09 | _ | ns | | | Pre-charge command period | t | | tRP | 13.09 | _ | ns | | | Active to active/auto-refresh | command | time | tRC | 46.09 | _ | ns | | | Active to pre-charge comma | nd period | | tRAS | 33 | 9*tREFI | ns | 1 | | | CL 5 | CWL=5 | tCK(avg) | 3.0 | 3.3 | ns | 2 | | | CL=5 | CWL=6,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=6 | CWL=5 | tCK(avg) | 2.5 | 3.3 | ns | 2 | | | CL=6 | CWL=6,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=7 | CWL=5,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | | CL=8 | CWL=5,7,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | | CWL=6 | tCK(avg) | 1.875 | <2.5 | ns | 2 | | | CL=9 | CWL=5,6,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | Average Clock Cycle Time | | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | Average Clock Cycle Time | CL=10 | CWL=5,6,8,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | CL=10 | CWL=7 | tCK(avg) | 1.5 | <1.875 | ns | 2 | | | CL=11 | CWL=5,6,7,9 | tCK(avg) | Reserved | Reserved | ns | 3 | | | OL-11 | CWL=8 | tCK(avg) | 1.25 | <1.5 | ns | 2 | | | CL=12 | CWL=5~8 | tCK(avg) | Reserved | Reserved | ns | 3 | | | OL-12 | CWL=9 | tCK(avg) | Reserved | Reserved | ns | 2 | | | CL=13 | CWL=5~8 | tCK(avg) | Reserved | Reserved | ns | 2 | | | OL=13 | CWL=9 | tCK(avg) | 1.07 | <1.25 | ns | 2 | | | CL=14 | CWL=5~9 | tCK(avg | Reserved | Reserved | ns | 2 | | | OL=14 | CWL=10 | tCK(avg | 0.938 | <107 | ns | 2 | | Supported CL setting | | | | 5,6,7,8,9,10,11,13,14 | | CK | | | Supported CWL setting | | | | 5,6,7,8,9 | | CK | | #### Note: <sup>1.</sup>all voltages are referenced to Vss; $<sup>2. \</sup>mbox{Output timings}$ are only valid for Ron34 output buffer selection. <sup>3.</sup> The unit tCK (AVG) represents the actual tCK (AVG) of the input clock under operation. The unit CK represents one clock cycle of the input clock, counting the actual clock edges. # 4.2 AC Timing Characteristics ( VDD = 1.283V to 1.45V; VDDQ = 1.283V to 1.45V ) | Table 34 - AC Timing paran | neters | | | | | | | | | |---------------------------------------------------------------|--------------------------------------|------------|-------|------------|--------------|----------|---------|-----|--------------| | Parameter | Obl | DDR3L-1600 | | DDR3L-1866 | | DDR | 3L-2133 | | Note | | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Max | Note | | Average clock cycle time | t <sub>CK</sub> (avg) | | | See Speed | d Bins Table | | | ns | 10,11 | | Minimum clock cycle time(DLL-off mode) | tCK | 8 | - | 8 | - | 8 | - | ns | 9,42 | | Average CK high level width | t <sub>CH</sub> (avg) | 0.47 | 0.53 | 0.47 | 0.53 | 0.47 | 0.53 | Ck | 12 | | Average CK low level width | t <sub>CL</sub> (avg) | 0.47 | 0.53 | 0.47 | 0.53 | 0.47 | 0.53 | Ck | 12 | | Active Bank A to Active Bank B command period | <sup>t</sup> RRD | 6ns) | 7.5ns | 6ns) | 7.5ns | 6ns) | 7.5ns | Ck | 31 | | Farm a stirret a min dans | t | 30(1 Kb) | - | 27(1 Kb) | - | 25(1 Kb) | - | ns | 31 | | Four activate window | <sup>t</sup> FAW | 40(2 Kb) | - | 35(2 Kb) | - | 35(2 Kb) | - | ns | 31 | | Address and Control input hold time (VIH/VIL (DC90) levels) | tIH(base) DC90 | 130 | - | 110 | - | 95 | - | ps | 29,30 | | Address and Control input setup time (VIH/VIL (AC125) levels) | <sup>t</sup> IS<br>AC125 | - | - | 150 | - | 135 | - | ps | 29,30,<br>44 | | Address and Control input setup time (VIH/VIL (AC135) levels) | t <sub>IS</sub> (base)<br>AC135(160) | 185(60) | - | 65 | - | 60 | - | ps | 29,30,<br>44 | | DQ and DM input hold time<br>(VIH/VIL (DC) levels) | t <sub>DH</sub> (base) | 45 | - | 70 | - | 60 | - | ps | 17 | | DQ and DM input setup time<br>(VIH/VIL (AC) levels) | t <sub>DS</sub> (base) | 10 | - | 68 | - | 55 | - | ps | 17 | | Control and Address Input pulse width for each input | t <sub>IPW</sub> | 560 | - | 535 | - | 470 | - | ps | 41 | | DQ and DM Input pulse width for each input | <sup>t</sup> DIPW | 360 | - | 320 | - | 280 | - | ps | 41 | | DQ high impedance time | t <sub>HZ</sub> (DQ) | - | 225 | - | 195 | - | 180 | ps | 22,23 | | DQ low impedance time | $t_{LZ}(DQ)$ | -450 | 225 | -390 | 195 | -360 | 180 | ps | 22,23 | | DQS, DQS high impedance time (RL + BL/2 reference) | t <sub>HZ</sub> (DQS) | - | 225 | - | 195 | - | 180 | ps | 22,23 | | DQS, DQS low impedance time (RL - 1 reference) | t <sub>LZ</sub> (DQS) | -450 | 225 | -390 | 195 | -360 | 180 | ps | 22,23 | | DQS, DQS to DQ Skew, per group, per access | <sup>t</sup> DQSQ | - | 100 | - | 85 | - | 75 | ps | | | CAS to CAS command delay | tCCD | 4 | - | 4 | - | 4 | - | CK | | | DQ output hold time from DQS, DQS | <sup>t</sup> QH | 0.38 | - | 0.38 | - | 0.38 | - | Ck | 21 | | DQS, DQS rising edge output access time from rising CK, CK | <sup>t</sup> DQSCK | -225 | 225 | -195 | 195 | -195 | 195 | ps | 23 | | DQS latching rising transitions to associated clock edges | <sup>t</sup> DQSS | -0.27 | 0.27 | -0.27 | 0.27 | -0.27 | 0.27 | Ck | 25 | | DQS falling edge hold time from rising CK | <sup>t</sup> DSH | 0.18 | - | 0.18 | - | 0.18 | - | Ck | 25 | | DQS falling edge setup time to rising CK | t <sub>DSS</sub> | 0.18 | - | 0.18 | - | 0.18 | - | Ck | 25 | | DQS input high pulse width | <sup>t</sup> DQSH | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | Ck | | | | | DDR3L- | -1600 | DDR3L | -1866 | DDR3I | L-2133 | | <b>.</b> | |-------------------------------------------------------------|------------------------|-------------------------------|-------|-------------------------------|---------|-------------------------------|--------|--------|----------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | - Unit | Note | | DQS input low pulse width | <sup>t</sup> DQSL | 0.45 | 0.55 | 0.45 | 0.55 | 0.45 | 0.55 | Ck | | | DQS output high time | <sup>t</sup> QSH | 0.45 | 0.55 | 0.40 | 0.55 | 0.40 | 0.55 | Ck | 25 | | DQS output low time | <sup>t</sup> QSL | 0.40 | - | 0.40 | - | 0.40 | - | Ck | 21 | | Mode register set command cycle time | <sup>t</sup> MRD | 4 | - | 4 | - | 4 | - | СК | | | Mode register set command update delay | <sup>t</sup> MOD | 15 | - | 15 | - | 15 | - | ns | | | Read preamble time | <sup>t</sup> RPRE | 0.9 | - | 0.9 | - | 0.9 | - | Ck | 23,24 | | Read postamble time | <sup>t</sup> RPST | 0.3 | - | 0.3 | - | 0.3 | - | Ck | 23,27 | | Write preamble time | <sup>t</sup> WPRE | 0.9 | - | 0.9 | - | 0.9 | - | Ck | | | Write postamble time | twpst | 0.3 | - | 0.3 | - | 0.3 | - | Ck | | | Write recovery time | t <sub>WR</sub> | 15 | - | 15 | - | 15 | - | ns | 31,32, | | Auto precharge write recovery + Precharge time | t <sub>DAL</sub> (min) | | | WR +tRP/to | CK(AVG) | | | СК | | | Multi-purpose register recovery time | <sup>t</sup> MPRR | 1 | - | 1 | - | 1 | - | СК | | | Internal write to read command delay | <sup>t</sup> WTR | 7.5 | - | 7.5 | - | 7.5 | - | ns | 31,34 | | Internal read to precharge command delay | <sup>t</sup> RTP | 7.5 | - | 7.5 | - | 7.5 | - | ns | 31,32 | | Minimum CKE low width for Self-refresh entry to exit timing | <sup>t</sup> CKERE | t <sub>CKE</sub> (min)<br>+CK | - | t <sub>CKE</sub> (min)<br>+CK | - | t <sub>CKE</sub> (min)<br>+CK | - | | | | Valid clock requirement after Self- refresh entry or | <sup>t</sup> CKSRE | 10 | - | 10 | - | 10 | - | ns | | | Power-down entry | | 5 | - | 5 | - | 5 | - | CK | | | Valid clock requirement before Self- refresh exit | tovony | 10 | - | 10 | - | 10 | - | ns | | | or Power-down exit | <sup>t</sup> CKSRX | 5 | - | 5 | - | 5 | - | CK | | | Exit Self-refresh to commands not requiring a | <sup>t</sup> xs | tRFC <sup>(min)</sup><br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | ns | | | locked DLL | | 5 | - | 5 | - | 5 | - | CK | | | Exit Self-refresh to commands requiring a locked DLL | <sup>t</sup> XSDLL | tDLLK<br>(min) | - | tDLLK<br>(min) | - | tDLLK<br>(min) | - | СК | | | Auto-refresh to Active/Auto-refresh command time | <sup>t</sup> RFC | 260 | - | 260 | - | 260 | - | ns | 28 | | Average Periodic Refresh Interval 0°C ≤ Tc ≤ +85°C | <sup>t</sup> REFI | - | 7.8 | - | 7.8 | - | 7.8 | μs | 36 | | Average Periodic Refresh Interval<br>+85°C < Tc ≤ +95°C | <sup>t</sup> REFI | - | 3.9 | - | 3.9 | - | 3.9 | μs | 36 | | | tour | 5 | - | 5 | - | 5 | - | ns | | | CKE minimum high and low pulse width | <sup>t</sup> CKE | 3 | - | 3 | • | 3 | 1 | CK | | | Exit reset from CKE high to a valid command | <sup>t</sup> XPR | tRFC(min)<br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | t <sub>RFC</sub> (min)<br>+10 | - | ns | | | Extraorement of Enight to a valid community | | 5 | - | 5 | - | 5 | - | СК | | | DLL locking time | <sup>t</sup> DLLK | 512 | - | 512 | - | 512 | - | СК | 28 | | | | DDR3L | -1600 | DDR3I | L-1866 | DDR3I | L-2133 | | | |---------------------------------------------------------------------|------------------------------|-----------|-------------------------|--------------|---------------------|---------------|---------------------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | Note | | Power-down entry to exit time | t <sub>PD</sub> | tCKE(min) | 9*t <sub>REFI</sub> | tCKE(min) | 9*t <sub>REFI</sub> | tCKE(min) | 9*t <sub>REFI</sub> | | | | Exit precharge power-down with DLL | | 24 | - | 24 | - | 24 | - | ns | | | frozen to commands requiring a locked DLL | <sup>t</sup> XPDLL | 10 | - | 10 | - | 10 | - | СК | 28 | | Exit power-down with DLL on to any valid command; Exit precharge | | 6 | - | 6 | - | 6 | - | ns | | | power-down with DLL frozen to commands not requiring a locked DLL | <sup>t</sup> XP | 3 | - | 3 | - | 3 | - | CK | 28 | | Command pass disable delay | <sup>t</sup> CPDED | 1 | - | 2 | - | 2 | - | CK | | | Timing of ACT command to Power-down entry | <sup>t</sup> ACTPDEN | 1 | - | 1 | - | 1 | - | СК | | | Timing of PRE command to Power-down entry | <sup>t</sup> PRPDEN | 1 | - | 1 | - | 1 | - | СК | | | Timing of RD/RDA command to Power-down entry | <sup>t</sup> RDPDEN | RL+4+1 | - | RL+4+1 | - | RL+4+1 | - | СК | | | Timing of WR command to Power-down entry (BL8OTF, BL8MRS, BL4OTF) | <sup>t</sup> WRPDEN<br>(min) | | | WL + 4 + [tW | R/tCK(avg)] | | | СК | | | Timing of WR command to Power-down entry (BC4MRS) | tWRPDEN<br>(min) | | WL + 2 + [tWR/tCK(avg)] | | | | | | | | Timing of REF command to Power-down entry | <sup>t</sup> REFPDEN | 1 | - | 1 | - | 1 | - | nCK | 37 | | Timing of MRS command to Power-down entry | <sup>t</sup> MRSPDEN | tMOD(min) | - | tMOD (min) | - | tMOD<br>(min) | - | | | | RTT turn-on | <sup>t</sup> AON | -225 | 225 | -195 | 195 | -180 | 180 | ps | 23,38 | | Asynchronous RTT turn-on delay (Power-down with DLL frozen) | <sup>t</sup> AONPD | 2 | 8.5 | 2 | 8.5 | 2 | 8.5 | ns | 38 | | RTT_Nom and RTT_WR turn-off time from ODTLoff reference | <sup>t</sup> AOF | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | Ck | 39,40 | | Asynchronous RTT turn-off delay (Power-down with DLL frozen) | <sup>t</sup> AOFPD | 2 | 8.5 | 2 | 8.5 | 2 | 8.5 | ns | 40 | | ODT high time without write command or with write command and BC4 | ODTH4 | 4 | - | 4 | - | 4 | - | СК | | | ODT high time with Write command and BL8 | ODTH8 | 6 | - | 6 | - | 6 | - | СК | | | RTT dynamic change skew | <sup>t</sup> ADC | 0.3 | 0.7 | 0.3 | 0.7 | 0.3 | 0.7 | Ck | 39 | | Power-up and reset calibration time | <sup>t</sup> ZQinit | 512 | - | 512 | - | 512 | - | CK | | | Normal operation full calibration time | <sup>t</sup> ZQoper | 256 | - | 256 | - | 256 | - | CK | | | Normal operation short calibration time | tzqcs | 64 | - | 64 | - | 64 | - | CK | | | First DQS pulse rising edge after write leveling mode is programmed | <sup>t</sup> WLMRD | 40 | - | 40 | - | 40 | - | СК | | | _ | Symbol | DDR3L-1600 | | DDR3 | L-1866 | DDR3 | L-2133 | Unit | Note | |----------------------------------------------------------------------------------|----------------------------|-------------------------------|------------------------------|-----------------------------------|------------------------------|------------------------------|------------------------------|------|------| | Parameter | | Min | Max | Min | Max | Min | Max | 0 | Note | | DQS, DQS delay after write leveling mode is pro-grammed | tWLDQSEN | 25 | - | 25 | - | 25 | - | СК | | | Write leveling setup time from risingCK,CK crossing to rising DQS, DQS crossing | t <sub>WLS</sub> | 165 | - | 140 | - | 125 | - | ps | | | Write leveling hold time from rising DQS, DQS crossing to rising CK, CK crossing | <sup>t</sup> WLH | 165 | - | 140 | - | 125 | | ps | | | Write leveling output delay | <sup>t</sup> WLO | 0 | 7.5 | 0 | 7.5 | 0 | 7 | ns | | | Write leveling output error | tWLOE | 0 | 2 | 0 | 2 | 0 | 2 | ns | | | Absolute clock period | t <sub>CK</sub> (abs) | tCK(avg)min +<br>tJIT(per)min | tCK(avg)max<br>+tJIT(per)max | tCK(avg)min<br>+tJIT(per)min | tCK(avg)max<br>+tJIT(per)max | tCK(avg)min<br>+tJIT(per)min | tCK(avg)max<br>+tJIT(per)max | ps | | | Absolute clock high pulse width | tCH(abs) | 0.43 | - | 0.43 | - | 0.43 | - | Ck | 30 | | Absolute clock low pulse width | t <sub>CL</sub> (abs) | 0.43 | - | 0.43 | - | 0.43 | - | Ck | 31 | | Clock period jitter | t <sub>JIT</sub> (per) | -70 | 70 | -60 | 60 | -50 | 50 | ps | | | Clock period jitter during DLL locking period | t <sub>JIT</sub> (per,lck) | -60 | 60 | -50 | 50 | -40 | 40 | ps | | | Cycle to cycle period jitter | t <sub>JIT</sub> (cc) | 140 | ) | 1: | 20 | 120 | | ps | | | Cycle to cycle period jitter during DLL locking period | t <sub>JIT</sub> (cc,lck) | 120 | 0 | 10 | 00 | 1 | 00 | ps | | | Cumulative error across 2 cycles | tERR(2per) | -103 | 103 | -88 | 88 | -74 | 74 | ps | 17 | | Cumulative error across 3 cycles | tERR(3per) | -122 | 122 | -105 | 105 | -87 | 87 | ps | 17 | | Cumulative error across 4 cycles | t <sub>ERR</sub> (4per) | -136 | 136 | -117 | 117 | -97 | 97 | ps | 17 | | Cumulative error across 5 cycles | t <sub>ERR</sub> (5per) | -147 | 147 | -126 | 126 | -105 | 105 | ps | 17 | | Cumulative error across 6 cycles | tERR(6per) | -155 | 155 | -133 | 133 | -111 | 111 | ps | 17 | | Cumulative error across 7 cycles | tERR(7per) | -163 | 163 | -139 | 139 | -116 | 116 | ps | 17 | | Cumulative error across 8 cycles | t <sub>ERR</sub> (8per) | -169 | 169 | -145 | 145 | -121 | 121 | ps | 17 | | Cumulative error across 9 cycles | t <sub>ERR</sub> (9per) | -175 | 175 | -150 | 150 | -125 | 125 | ps | 17 | | Cumulative error across 10 cycles | t <sub>ERR</sub> (10per) | -180 | 180 | -154 | 154 | -128 | 128 | ps | 17 | | Cumulative error across 11 cycles | t <sub>ERR</sub> (11per) | -184 | 184 | -158 | 158 | -132 | 132 | ps | 17 | | Cumulative error across 12 cycles | tERR(12per) | -188 | 188 | -161 | 161 | -134 | 134 | ps | 17 | | Cumulative error across n = 13,14,49,50 cycles | t <sub>ERR</sub> (nper) | <sup>t</sup> ERF | R(nper)min=(1- | +0.68ln(n))*tہار<br>0.68ln(n))*tہ | ps | 17 | | | | #### Notes for AC Electrical Characteristics - 1. AC timing parameters are valid from specified TC MIN to TC MAX values. - 2. All voltages are referenced to VSS. - 3. Output timings are only valid for RON34 output buffer selection. - 4. The unit tCK (AVG) represents the actual tCK (AVG) of the input clock under operation. The unit CK represents one clock cycle of the input clock, counting the actual clock edges. - 5. AC timing and IDD tests may use a VIL-to-VIH swing of up to 900mV in the test environ-ment, but input timing is still referenced to VREF (except tIS, tIH, tDS, and tDH use the AC/DC trip points and CK, CKB and DQS, DQS# use their crossing points). The minimum slew rate for the input signals used to test the device is 1 V/ns for single-ended inputs and 2 V/ns for differential inputs in the range between VIL(AC) and VIH(AC). - 6. All timings that use time-based values (ns, µs, ms) should use tCK (AVG) to determine the correct number of clocks uses CK or tCK [AVG] interchangeably). In the case of noninteger results, all minimum limits are to be rounded up to the nearest whole integer, and all maximum limits are to be rounded down to the nearest whole integer. - 7. Strobe or DQSdiff refers to the DQS and DQS# differential crossing point when DQS is the rising edge. Clock or CK refers to the CK and CKB differential crossing point when CK is the rising edge. - 8. This output load is used for all AC timing (except ODT reference timing) and slew rates. The actual test load may be different. The output signal voltage reference point is VDDQ/2 for single-ended signals and the crossing point for differential signals. - 9. When operating in DLL disable mode, PTC does not warrant compliance with normal mode timings or functionality. - 10. The clock's tCK (AVG) is the average clock over any 200 consecutive clocks and tCK(AVG) MIN is the smallest clock rate - allowed, with the exception of a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature. - 11. Spread spectrum is not included in the jitter specification values. However, the input clock can accommodate spreadspectrum at a sweep rate in the range of 20–60 kHz with an additional 1% of tCK (AVG) as a long-term jitter component; however, the spread spectrum may not use a clock rate below tCK (AVG) MIN. - 12. The clock's tCH (AVG) and tCL (AVG) are the average half clock period over any 200 con-secutive clocks and is the smallest clock half period allowed, with the exception of a de-viation due to clock jitter. Input clock jitter is allowed provided it does not exceed values specified and must be of a random Gaussian distribution in nature. - 13. The period jitter (tJITper) is the maximum deviation in the clock period from the average or nominal clock. It is allowed in either the positive or negative direction. - 14. tCH (ABS) is the absolute instantaneous clock high pulse width as measured from one rising edge to the following falling edge. - 15. tCL (ABS) is the absolute instantaneous clock low pulse width as measured from one fall-ing edge to the following rising edge. - 16. The cycle-to-cycle jitter tJITcc is the amount the clock period can deviate from one cycle to the next. It is important to keep cycle-to-cycle jitter at a minimum during the DLL locking time. - 17. The cumulative jitter error tERRnper, where n is the number of clocks between 2 and 50, is the amount of clock time allowed to accumulate consecutively away from the average clock over n number of clock cycles. - 18. tDS (base) and tDH (base) values are for a single-ended 1 V/ns slew rate DQs and 2 V/ns slew rate differential DQS, DQS#; when DQ single-ended slew rate is 2V/ns, the DQS dif-ferential slew rate is 4V/ns. - 19. These parameters are measured from a data signal (DM, DQ0, DQ1, and so forth) transi-tion edge to its respective data strobe signal (DQS, DQS#) crossing. - 20. The setup and hold times are listed converting the base specification values (to which derating tables apply) to VREF when the slew rate is 1 V/ns. These values, with a slew rate of 1 V/ns, are for referenceonly. - 21. When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJITper (larger of tJITper (MIN) or tJITper (MAX) of the input clock (output deratings are relative to the SDRAM input clock). - 22. Single-ended signal parameter. - 23. The DRAM output timing is aligned to the nominal or average clock. Most output pa-rameters must be derated by the actual jitter error when input clock jitter is present, even when within specification. This results in each parameter becoming larger. The fol-lowing parameters are required to be derated by subtracting tERR10per (MAX): tDQSCK (MIN), tLZDQS (MIN), tLZDQ (MIN), and tAON (MIN). The following parameters are re-quired to be derated by subtracting tERR10per (MIN): tDQSCK (MAX), tHZ (MAX), tLZDQS (MAX), tLZDQ MAX, and tAON (MAX). The parameter tRPRE (MIN) is derated by subtract-ing tJITper (MAX), while tRPRE (MAX) is derated by subtracting tJITper (MIN). - 24. The maximum preamble is bound by tLZDQS (MAX). - 25. These parameters are measured from a data strobe signal (DQS, DQS#) crossing to its re-spective clock signal (CK, CKB) crossing. The specification values are not affected by the amount of clock jitter applied, as these are relative to the clock signal crossing. These parameters should be met whether clock jitter is present. - 26. The tDQSCK (DLL\_DIS) parameter begins CL + AL 1 cycles after the READ command. - 27. The maximum postamble is bound by tHZDQS (MAX). - 28. Commands requiring a locked DLL are: READ (and RDAP) and synchronous ODT com-mands. In addition, after any change of latency tXPDLL, timing must be met. - 29. tlS (base) and tlH (base) values are for a single-ended 1 V/ns control/command/address slew rate and 2 V/ns CK, CKB differential slew rate. - 30. These parameters are measured from a command/address signal transition edge to its respective clock (CK, CKB) signal crossing. The specification values are not affected by the amount of clock jitter applied as the setup and hold times are relative to the clock signal crossing that latches the command/address. These parameters should be met whether clock jitter is present. - 31. For these parameters, the DDR3L SDRAM device supports tnPARAM (nCK) = RU(tPARAM [ns]/tCK[AVG] [ns]), assuming all input clock jitter specifications are satisfied. For exam-ple, the device will support tnRP (nCK) = RU(tRP/tCK[AVG]) if all input clock jitter specifications are met. This means that for DDR3-800 6-6-6, of which tRP = 5ns, the device will support tnRP = RU(tRP/tCK[AVG]) = 6 as long as the input clock jitter specifications are met. That is, the PRECHARGE command at T0 and the ACTIVATE command at T0 + 6 are valid even if six clocks are less than 15ns due to input clock jitter. - 32. During READs and WRITEs with auto precharge, the DDR3 SDRAM will hold off the in-ternal PRECHARGE command until tRAS (MIN) has been satisfied. - 33. When operating in DLL disable mode, the greater of 4CK or 15ns is satisfied for tWR. - 34. The start of the write recovery time is defined as follows: For BL8 (fixed by MRS or OTF): Rising clock edge four clock cycles after WI - For BC4 (OTF): Rising clock edge four clock cycles after WL - For BC4 (fixed by MRS): Rising clock edge two clock cycles afterWL - 35. RESET# should be LOW as soon as power starts to ramp to ensure the outputs are in High-Z. Until RESET# is LOW, the outputs are at risk of driving and could result in exces-sive current, depending on busactivity. - 36. The refresh period is 64ms when TC is less than or equal to 85°C. This equates to an aver-age refresh rate of 7.8125µs. However, nine REFRESH commands should be asserted at least once every 70.3µs. When TC is greater than 85°C, the refresh period is 32ms. - 37. Although CKE is allowed to be registered LOW after a REFRESH command when tREFPDEN (MIN) is satisfied, there are cases where additional time such as tXPDLL (MIN) is required. - 38. ODT turn-on time MIN is when the device leaves High-Z and ODT resistance begins to turn on. ODT turn-on time maximum is when the ODT resistance is fully on. The ODT reference load is shown. This output load is used for ODT timings. Designs that were created prior to JEDEC tightening the maxi- mum limit from 9ns to 8.5ns will be allowed to have a 9nsmaximum. - 39. Half-clock output parameters must be derated by the actual tERR10per and tJITdtywhen input clock jitter is present. This results in each parameter becoming larger. Theparame-ters tADC (MIN) and tAOF (MIN) are each required to be derated by subtracting both tERR10per (MAX) and tJITdty (MAX). The parameters tADC (MAX) and tAOF (MAX) are required to be derated by subtracting both tERR10per (MAX) and tJITdty (MAX). - 40. ODT turn-off time minimum is when the device starts to turn off ODT resistance. ODT turn-off time maximum is when the DRAM buffer is in High-Z. The ODT reference load is shown. This output load is used for ODT timings. - 41. Pulse width of a input signal is defined as the width between the first crossing of VREF(DC) and the consecutive crossing of VREF(DC). - 42. Should the clock rate be larger than tRFC (MIN), an AUTO REFRESH command should have at least one NOP command between it and another AUTO REFRESH command. Ad-ditionally, if the clock rate is slower than 40ns (25 MHz), all REFRESH commands should be followed by a PRECHARGE ALL command. - 43. DRAM devices should be evenly addressed when being accessed. Disproportionate ac-cesses to a particular row address may result in a reduction of REFRESH characteristics or product lifetime. - 44. When two VIH(AC) values (and two corresponding VIL(AC) values) are listed for a specific speed bin, the user may choose either value for the input AC level. Whichever value is used, the associated setup time for that AC level must also be used. Additionally, one VIH(AC) value may be used for address/command inputs and the other VIH(AC) value may be used for data inputs. For example, for DDR3-800, two input AC levels are defined: VIH(AC175),min and VIH(AC150),min (corresponding VIL(AC175),min and VIL(AC150),min). For DDR3-800, the address/ command inputs must use either VIH(AC175),min with tIS(AC175) of 200ps or VIH(AC150),min with tIS(AC150) of 350ps; independently, the data inputs must use either VIH(AC175),min with tDS(AC175) of 75ps or VIH(AC150),min with tDS(AC150) of 125ps. ### 4.3 IDD Specification (IDD Maximum Limits Die for 1.35/1.5V Operation) **Table 35 - IDD Specification** | Conditions | Sym | 1600 | 1866 | 2133 | Note | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------|--------|------|--|-----|--| | Operating One Bank Active-Precharge Current; CKE: High; External clock: On; tCK, nRC, nRAS, CL: see timing used table; BL: 8; AL: 0; /CS: High between ACT and PRE; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at | IDD0<br>(x8) | 47 | 49 | 51 | 1,2 | | | | | 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD0<br>(x16) | 57 | 59 | 61 | 1,2 | | | | | Operating One Bank Active-Read-Precharge Current; CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see timing used table; BL: 81; AL: 0; /CS: | IDD1<br>(x8) | 61 | 64 | 67 | 1,2 | | | | | High between ACT, RD and PRE; Com- mand, Address, Data IO: partially toggling; DM:stable at 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD1<br>(x16) | 81 | 84 | 87 | 1,2 | | | | | Precharge Power-Down Current Slow Exit; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0; Pre-charge Power Down Mode: Slow Exit | IDD2P0 | 8 | | n2P0 8 | | | 1,2 | | | Precharge Power-Down Current Fast Exit; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0; Precharge Power Down Mode: Fast Exit | IDD2P1 | 14 | 16 | 18 | 1,2 | | | | | Precharge Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD2N | 24 | 26 | 28 | 1,2 | | | | | Precharge Standby ODT Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: partially toggling; Data IO: | IDD2NT<br>(x8) | 28 | 30 | 32 | 1,2 | | | | | FLOATING; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: tog- gling | IDD2NT<br>(x16) | 31 | 33 | 35 | 1,2 | | | | | Precharge Quiet Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD2Q | 24 | 26 | 30 | 1,2 | | | | | Active Power-Down Current; CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD3P | 26 | 28 | 30 | 1,2 | | | | | Active Standby Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM: | IDD3N<br>(x8) | 30 | 32 | 34 | 1,2 | | | | | stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD3N<br>(x16) | 38 | 40 | 42 | 1,2 | | | | | Operating Burst Read Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: High between RD; Command, Address: par-tially toggling; Data IO: | IDD4R<br>(x8) | 95 | 105 | 115 | 1,2 | | | | | seamless read data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD4R<br>(x16) | 155 | 165 | 175 | 1,2 | | | | | Conditions | Symbol | 1600 | 1866 | 2133 | Note | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|-------------|------|-------|--| | Operating Burst Write Current; CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: High between WR; Command, Address: par-tially toggling; Data IO: seamless write data burst with different data between one burst and the next one; | IDD4W<br>(x8) | 95 | 105 | 115 | 1,2 | | | DM: stable at 0; Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at HIGH | IDD4W<br>(x16) | 155 | 165 | 175 | 1,2 | | | Burst Refresh Current; CKE: High; External clock: On; tCK, CL, nRFC: see timing used table; BL: 8; AL: 0; /CS: High between REF; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: REF command every nRFC; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD5B | 175 | 175 180 185 | | | | | Self Refresh Current: Normal Temperature Range; TCASE: 0-85°C; Auto Self-Refresh (ASR): Dis- abled; Self-Refresh Temperature Range (SRT): Normal; CKE: Low; External clock: Off; CK and CK: LOW; CL: see timing used table; BL: 8; AL: 0; /CS, Command, Address, Data IO: FLOATING; DM: sta- ble at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: FLOATING | IDD6 | 12 | | | 1,2,3 | | | Self Refresh Current: Extended Temperature Range; TCASE: 0- 95°C; Auto Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT): Extended; CKE: Low; External clock: Off; CK and /CK: LOW; CL: see timing used table; BL: 8; AL: 0; /CS, Command, Address, Data IO: FLOATING; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh operation; Output Buffer and RTT: En-abled in Mode Registers; ODT Signal: FLOATING | IDD6ET | 16 | | | 2,4 | | | Operating Bank Interleave Read Current; CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see timing used table; BL: 8; AL: CL-1; /CS: High between ACT and RDA; Com- mand, Address: partially toggling; Data IO: read data bursts with different data between one burst and the next one; DM: stable at 0; | IDD7<br>(x8) | 130 | 140 | 150 | 1,2 | | | Bank Activity: two times interleaved cycling through banks (0, 1,7) with different addressing; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | IDD7<br>(x16) | 190 | 200 | 210 | 1,2 | | | RESET Low Current; RESET: Low; External clock: off; CK and /CK: LOW; CKE: | | IDD2D+2mA | | | 1,2 | | | FLOATING; /CS, Command, Address, Data IO: FLOATING; ODT Signal : FLOATING | 1000 | IDD8 IDD2P+2mA | | | 1,2 | | - Tc = 85°C; SRT and ASR are disabled. Enabling ASR could increase IDDx by up to an additional 2mA. Restricted to Tc (MAX) = 85°C. Tc = 85°C; ASR and ODT are disabled; SRT is enabled. ### 5 Package Outlines **Figure 7** reflects the current status of the outline dimensions of the DDR3L packages for 4Gbit components x8 configuration. For functional description of each ball see **Chapter 1.4**. Figure 6 - Package Outline for 4Gbit Components x8 Configuration **Figure 7** reflects the current status of the outline dimensions of the DDR3L packages for 4Gbit components x16 configuration. For functional description of each ball see **Chapter 1.4.** Figure 7 - Package Outline for 4Gbit Components x16 Configuration Ø0.08(M) C ### 6 Product Type Nomenclature For reference the UniIC SDRAM component nomenclature is enclosed in this chapter. **Table 36 - Examples for Nomenclature Fields** | Example for | Field Nu | ield Number | | | | | | | | | |-------------|----------|-------------|---|----|----|---|---|---|---|------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | DDR3L DRAM | SCB | 13 | Н | 4G | 80 | 0 | Α | F | | –13K | ### **Table 37 - DDR3L Memory Components** | Field | Description | Values | Coding | |-------|--------------------------|--------|--------------------------------------------------------------| | 1 | UniIC Component Prefix | SCB | Memory components, standard temperature range (0°C – +95 °C) | | | | 13 | VDD, VDDQ= 1.283V to 1.45V ;Typical:1.35V | | 3 | DRAM Technology | Н | DDR3 | | | | 32 | 32 Mbit | | | | 64 | 64 Mbit | | | | 128 | 128 Mbit | | 4 | Component Dansity [Mhit] | 256 | 256 Mbit | | 4 | Component Density [Mbit] | 512 | 512 Mbit | | | | 1G | 1 Gbit | | | | 2G | 2 Gbit | | | | 4G | 4 Gbit | | | | 40 | × 4 | | 5 | Number of I/Os | 80 | × 8 | | | | 16 | × 16 | | 6 | Product Variant | 0 9 | _ | | | | А | First | | 7 | Die Revision | В | Second | | | | С | Third | | 0 | Package, | С | FBGA, lead-containing | | 8 | Lead-Free Status | F | FBGA, lead-free | | 0 | Devices | _ | Standard power product | | 9 | Power | L | Low power product | | | | 15H | CL-tRCD-tRP = 9-9-9 | | 10 | Speed Crade | 13K | CL-tRCD-tRP = 11-11-11 | | 10 | Speed Grade | 11M | CL-tRCD-tRP = 13-13-13 | | | | 09N | CL-tRCD-tRP = 14-14-14 | ## List of Figures | Figure 1 - Ball out for 512 Mb ×8 Components (PG-TFBGA-78) | 7 | |-------------------------------------------------------------------------------------------|----| | Figure 2 - Ball out for 256 Mb ×16 Components (PG-TFBGA-96) | | | Figure 3 - Reference Load for AC Timings and Output Slew Rates | | | Figure 4 - AC Overshoot / Undershoot Definitions for Address and Control Signals | 31 | | Figure 5 - AC Overshoot / Undershoot Definitions for Clock, Data, Strobe and Mask Signals | 32 | | Figure 6 - Package Outline for 4Gbit Components x8 Configuration | 45 | | Figure 7 - Package Outline for 4Gbit Components x16 Configuration | 46 | ### **List of Tables** | Table 1 - Ordering Information for4Gbit DDR3L Components | 5 | |---------------------------------------------------------------------------------------------|----| | Table 2 - 4Gbit DDR3L SDRAM Addressing | 6 | | Table 3 - Input / Output Signal Functional Description | 9 | | Table 4 - Command Truth Table | 11 | | Table 5 - Clock Enable (CKE) Truth Table for Synchronous Transitions | 13 | | Table 6 - Data Mask (DM) Truth Table | 13 | | Table 7 - MR0 Mode register Definition (BA[2:0]=000 <sub>B</sub> ) | 14 | | Table 8 - MR1 Mode Register Definition (BA[2:0]=001 <sub>B</sub> ) | 16 | | Table 9 - MR2 Mode Register Definition (BA[2:0]=010 <sub>B</sub> ) | 18 | | Table 10 - MR3 Mode Register Definition (BA[2:0]=011 <sub>B</sub> ) | 20 | | Table 11 - Bit Order during Burst | 21 | | Table 12 - Absolute Maximum Ratings | 22 | | Table 13 - SDRAM Component Operating Temperature Range | 23 | | Table 14 - DC Operating Conditions | 23 | | Table 15 - Input and Output Leakage Currents | 23 | | Table 16 - DC and AC Input Levels for Single-Ended Command, Address and Control Signals | 25 | | Table 17 - DC and AC Input Levels for Single-Ended DQ and DM Signals | 25 | | Table 18 - Differential swing requirement for clock (CK - /CK) and strobe (DQS - /DQS) | 26 | | Table 19 - Allowed Time Before Ringback (tDVAC) for CK - /CK and DQS - /DQS | 26 | | Table 20 - Each Single-Ended Levels for CK, DQS, /DQS, /CK, | | | Table 21 - Cross Point Voltage for Differential Input Signals (CK, DQS) | | | Table 22 - DC and AC Output Levels for Single-Ended Signals | | | Table 23 - AC Output Levels for Differential Signals | 27 | | Table 24 - Output Slew Rates | 28 | | Table 25 - ODT DC Impedance and Mid-Level Characteristics | 29 | | Table 26 - ODT DC Impedance after proper IO Calibration and Voltage/Temperature Drift | | | Table 27 - OTD DC Impedance Sensitivity Parameters | 30 | | Table 28 - Interface Capacitance Values | 30 | | Table 29 - AC Overshoot / Undershoot Specification for Address and Control Signals | 31 | | Table 30 - AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Signals | 31 | | Table 31 - DDR3L-1600 Speed Bins | 34 | | Table 32 - DDR3L-1866 Speed Bins | 35 | | Table 33 - DDR3L-2133 Speed Bins | 36 | | Table 34 - AC Timing parameters | 37 | | Table 35 - IDD Specification | 43 | | Table 36 - Examples for Nomenclature Fields | 47 | | Table 37 - DDR3L Memory Components | 47 | Edition 2023-04 Published by Xi'an UniIC Semiconductors CO., Ltd. Xi'an: 4th Floor, Building A, No. 38 Gaoxin 6th Road, Xian High-tech Industries Development Zone Xi'an, Shaanxi 710075, P. R. China Tel: +86-29-88318000 Fax: +86-29-88453299 info@unisemicon.com © UniIC 2023. All Rights Reserved. #### Legal Disclaimer THE INFORMATION GIVEN IN THIS INTERNET DATA SHEET SHALL IN NO EVENT BE REGARDED AS A GUARANTEE OF CONDITIONS OR CHARACTERISTICS. WITH RESPECT TO ANY EXAMPLES OR HINTS GIVEN HEREIN, ANY TYPICAL VALUES STATED HEREIN AND/OR ANY INFORMATION REGARDING THE APPLICATION OF THE DEVICE, UNIIC HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND, INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest UniIC Office. #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest UniIC Office. UniIC Components may only be used in life-support devices or systems with the express written approval of UniIC, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. www.unisemicon.com